Energy Efficient Error Resilient Multiplier Using Low-power Compressors

被引:1
|
作者
Deepsita, Skandha S. [1 ]
Kumar, Dhayala M. [1 ]
Mahammad, Noor S. K. [1 ]
机构
[1] IIITD&M Kancheepuram, Chennai, Tamil Nadu, India
关键词
Approximate hardware; approximate compressors; approximate multipliers; energy efficient hardware; discrete cosine transform (DCT); APPROXIMATION;
D O I
10.1145/3488837
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The approximate hardware design can save huge energy at the cost of errors incurred in the design. This article proposes the approximate algorithm for low-power compressors, utilized to build approximate multiplier with low energy and acceptable error profiles. This article presents two design approaches (DA1 and DA2) for higher bit size approximate multipliers. The proposed multiplier of DA1 have no propagation of carry signal from LSB to MSB, resulted in a very high-speed design. The increment in delay, power, and energy are not exponential with increment of multiplier size (n) for DA1 multiplier. It can be observed that the maximum combinations lie in the threshold Error Distance of 5% of the maximum value possible for any particular multiplier of size n. The proposed 4-bit DA1 multiplier consumes only 1.3 fJ of energy, which is 87.9%, 78%, 94%, 67.5%, and 58.9% less when compared to M1, M2, LxA, MxA, accurate designs respectively. The DA2 approach is recursive method, i.e., n-bit multiplier built with n/2-bit sub-multipliers. The proposed 8-bit multiplication has 92% energy savings with Mean Relative Error Distance (MRED) of 0.3 for the DA1 approach and at least 11% to 40% of energy savings with MRED of 0.08 for the DA2 approach. The proposed multipliers are employed in the image processing algorithm of DCT, and the quality is evaluated. The standard PSNR metric is 55 dB for less approximation and 35 dB for maximum approximation.
引用
收藏
页数:26
相关论文
共 50 条
  • [1] Regular paper Efficient approximate multipliers utilizing compact and low-power compressors for error-resilient applications
    Vakili, Bahareh
    Akbari, Omid
    Ebrahimi, Behzad
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 174
  • [2] Approximate Compressors for Error-Resilient Multiplier Design
    Yang, Zhixi
    Han, Jie
    Lombardi, Fabrizio
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2015, : 183 - 186
  • [3] Power Efficient Approximate Multiplier Architectures for Error Resilient Applications
    Kumar, U. Anil
    Bikki, Pavankumar
    Veeramachaneni, Sreehari
    Ahmed, Syed Ershad
    2022 IEEE 19TH INDIA COUNCIL INTERNATIONAL CONFERENCE, INDICON, 2022,
  • [4] Energy Efficient Compact Approximate Multiplier for Error-Resilient Applications
    Sadeghi, Ayoub
    Rasheedi, Rami
    Partin-Vaisband, Inna
    Pal, Debjit
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (12) : 4989 - 4993
  • [5] Area-Power Efficient Vedic Multiplier Using Compressors
    Abhilash, R.
    Raju, I. B. K.
    Chary, Gnaneshwara
    Dubey, Sanjay
    2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [6] Low-Power Area Efficient Reconfigurable Pipelined Two's Complement Multiplier with Reduced Error
    Sakthivel, R.
    Vanitha, M.
    Kittur, Harish M.
    GLOBAL TRENDS IN COMPUTING AND COMMUNICATION SYSTEMS, PT 1, 2012, 269 : 308 - +
  • [7] Low-power and high-speed approximate multiplier using higher order compressors for measurement systems
    Prasad, M. V. S. Ram
    Kushwanth, B.
    Bharadwaj, P. R. D.
    Teja, P. T. Sai
    ACTA IMEKO, 2022, 11 (02):
  • [8] Low power, high speed approximate multiplier for error resilient applications
    Skandha Deepsita, S.
    Noor Mahammad, S.K.
    Integration, 2022, 84 : 37 - 46
  • [9] Low-Power High-Accuracy Approximate Multiplier Using Approximate High-Order Compressors
    Tung, Che-Wei
    Huang, Shih-Hsu
    PROCEEDINGS OF 2019 2ND INTERNATIONAL CONFERENCE ON COMMUNICATION ENGINEERING AND TECHNOLOGY (ICCET 2019), 2019, : 163 - 167
  • [10] Low power, high speed approximate multiplier for error resilient applications
    Deepsita, Skandha S.
    Sk, Noor Mahammad
    INTEGRATION-THE VLSI JOURNAL, 2022, 84 : 37 - 46