8 A, 200 V normally-off cascode GaN-on-Si HEMT: From epitaxy to double pulse testing

被引:4
|
作者
Baby, Rijo [1 ]
Mandal, Manish [2 ]
Roy, Shamibrota K. [2 ]
Bardhan, Abheek [1 ]
Muralidharan, Rangarajan [1 ]
Basu, Kaushik [2 ]
Raghavan, Srinivasan [1 ]
Nath, Digbijoy N. [1 ]
机构
[1] Indian Inst Sci IISc, Ctr Nanosci & Engn CeNSE, Bangalore 560012, India
[2] Indian Inst Sci IISc, Dept Elect Engn, Bangalore 560012, India
关键词
AlGaN/GaN on silicon; Large periphery device fabrication; Cascoded-normally-off HEMT; Double pulse switching;
D O I
10.1016/j.mee.2023.112085
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we provide a comprehensive study on all aspects of development of normally-off multi-finger III -nitride HEMT on Silicon in cascode configuration. AlGaN/GaN HEMT epi-stack with in situ SiN cap was grown on 2-in. Silicon (111) using MOCVD, utilizing a 2-step AlN nucleation, step-graded AlGaN transition layer and C -doped GaN buffer. Depletion-mode HEMTs in winding gate geometry with a gate width of 30 mm were fabricated with thick electroplated metal contacts and an optimized bilayer SiN passivation. Devices were diced and packaged in TO254 with conducting epoxy and Au-coated ceramic substrate. These packaged D-mode HEMTs exhibited a threshold voltage (Vth) of-12 V, maximum ON current of 10 A, and a 3-terminal hard breakdown in excess of 400 V. Bare dies of D-mode HEMTs were then integrated with commercially procured silicon MOSFET in a TO254 package in cascode configuration to achieve Vth > 2 V, ON current of 8 A, and breakdown >200 V. The normally-off cascaded GaN HEMTs were subjected to various gate and drain stress measurements and were found to exhibit a Vth shift of 10 mV after 1000 s of positive gate (+5 V) stress. The input and output capacitances of the cascode devices were measured to be 1 nF and 0.8 nF, respectively. The 3rd quadrant operation was checked at 8 A on-state current level to reveal a lower voltage drop of 0.7 V. Finally, cascode HEMTs were subjected to double pulsed testing (DPT) using a half-bridge evaluation board. On and off rise times of 52 ns and 59 ns were obtained along with energy loss of 25 mu J and 20 mu J, respectively, for devices switched at 8 A, 100 V.
引用
收藏
页数:11
相关论文
共 50 条
  • [41] 1200-V Normally Off GaN-on-Si Field-Effect Transistors With Low Dynamic ON-Resistance
    Chu, Rongming
    Corrion, Andrea
    Chen, Mary
    Li, Ray
    Wong, Danny
    Zehnder, Daniel
    Hughes, Brian
    Boutros, Karim
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (05) : 632 - 634
  • [42] Dynamic on-resistance of normally-off recessed AlGaN/GaN-on-Si metal-oxide-semiconductor heterojunction field-effect transistor
    Han, Sang-Woo
    Lee, Jae-Gil
    Cho, Chun-Hyung
    Cha, Ho-Young
    APPLIED PHYSICS EXPRESS, 2014, 7 (11) : 111002
  • [43] 1300 V Normally-OFF p-GaN Gate HEMTs on Si With High ON-State Drain Current
    Jiang, Huaxing
    Lyu, Qifeng
    Zhu, Renqiang
    Xiang, Peng
    Cheng, Kai
    Lau, Kei May
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (02) : 653 - 657
  • [44] Normally-OFF p-GaN Gate Double-Channel HEMT With Suppressed Hot-Electron-Induced Dynamic ON-Resistance Degradation
    Liao, Hang
    Zheng, Zheyang
    Chen, Tao
    Zhang, Li
    Cheng, Yan
    Feng, Sirui
    Ng, Yat Hon
    Chen, Long
    Yuan, Li
    Chen, Kevin J.
    IEEE ELECTRON DEVICE LETTERS, 2022, 43 (09) : 1424 - 1427
  • [45] Over 1200 V Normally-OFF p-NiO Gated AlGaN/GaN HEMTs on Si With a Small Threshold Voltage Shift
    Guo, Hui
    Gong, Hehe
    Shao, Pengfei
    Yu, Xinxin
    Wang, Jin
    Wang, Rui
    Yu, Le
    Ye, Jiandong
    Chen, Dunjun
    Lu, Hai
    Zhang, Rong
    Zheng, Youdou
    IEEE ELECTRON DEVICE LETTERS, 2022, 43 (02) : 268 - 271
  • [46] Normally-off AlGaN/GaN-on-Si metal-insulator-semiconductor heterojunction field-effect transistor with nitrogen-incorporated silicon oxide gate insulator
    Seung-Hyun Roh
    Su-Keun Eom
    Gwang-Ho Choi
    Myoung-Jin Kang
    Dong-Hwan Kim
    Il-Hwan Hwang
    Kwang-Seok Seo
    Jae-Gil Lee
    Young-Chul Byun
    Ho-Young Cha
    Journal of the Korean Physical Society, 2017, 71 : 185 - 190
  • [47] Reverse-Blocking Normally-OFF GaN Double-Channel MOS-HEMT With Low Reverse Leakage Current and Low ON-State Resistance
    Lei, Jiacheng
    Wei, Jin
    Tang, Gaofei
    Zhang, Zhaofu
    Qian, Qingkai
    Zheng, Zheyang
    Hua, Mengyuan
    Chen, Kevin J.
    IEEE ELECTRON DEVICE LETTERS, 2018, 39 (07) : 1003 - 1006
  • [48] Normally-Off AlGaN/GaN-On-Si Metal-Insulator-Semiconductor Heterojunction Field-Effect Transistor with Nitrogen-Incorporated Silicon Oxide Gate Insulator
    Roh, Seung-Hyun
    Eom, Su-Keun
    Choi, Gwang-Ho
    Kang, Myoung-Jin
    Kim, Dong-Hwan
    Hwang, Il-Hwan
    Seo, Kwang-Seok
    Lee, Jae-Gil
    Byun, Young-Chul
    Cha, Ho-Young
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2017, 71 (04) : 185 - 190
  • [49] Au-Free Normally-Off AlGaN/GaN-on-Si MIS-HEMTs Using Combined Partially Recessed and Fluorinated Trap-Charge Gate Structures
    Huang, Huolin
    Liang, Yung C.
    Samudra, Ganesh S.
    Ngo, Cassandra Low Lee
    IEEE ELECTRON DEVICE LETTERS, 2014, 35 (05) : 569 - 571
  • [50] Short-Circuit Characteristics and High-Current Induced Oscillations in a 1200-V/80-mΩ Normally-Off SiC/GaN Cascode Device
    Lyu, Gang
    Sun, Jiahui
    Wang, Yuru
    Chen, Kevin J.
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2022, 69 (12) : 12773 - 12783