8 A, 200 V normally-off cascode GaN-on-Si HEMT: From epitaxy to double pulse testing

被引:4
|
作者
Baby, Rijo [1 ]
Mandal, Manish [2 ]
Roy, Shamibrota K. [2 ]
Bardhan, Abheek [1 ]
Muralidharan, Rangarajan [1 ]
Basu, Kaushik [2 ]
Raghavan, Srinivasan [1 ]
Nath, Digbijoy N. [1 ]
机构
[1] Indian Inst Sci IISc, Ctr Nanosci & Engn CeNSE, Bangalore 560012, India
[2] Indian Inst Sci IISc, Dept Elect Engn, Bangalore 560012, India
关键词
AlGaN/GaN on silicon; Large periphery device fabrication; Cascoded-normally-off HEMT; Double pulse switching;
D O I
10.1016/j.mee.2023.112085
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we provide a comprehensive study on all aspects of development of normally-off multi-finger III -nitride HEMT on Silicon in cascode configuration. AlGaN/GaN HEMT epi-stack with in situ SiN cap was grown on 2-in. Silicon (111) using MOCVD, utilizing a 2-step AlN nucleation, step-graded AlGaN transition layer and C -doped GaN buffer. Depletion-mode HEMTs in winding gate geometry with a gate width of 30 mm were fabricated with thick electroplated metal contacts and an optimized bilayer SiN passivation. Devices were diced and packaged in TO254 with conducting epoxy and Au-coated ceramic substrate. These packaged D-mode HEMTs exhibited a threshold voltage (Vth) of-12 V, maximum ON current of 10 A, and a 3-terminal hard breakdown in excess of 400 V. Bare dies of D-mode HEMTs were then integrated with commercially procured silicon MOSFET in a TO254 package in cascode configuration to achieve Vth > 2 V, ON current of 8 A, and breakdown >200 V. The normally-off cascaded GaN HEMTs were subjected to various gate and drain stress measurements and were found to exhibit a Vth shift of 10 mV after 1000 s of positive gate (+5 V) stress. The input and output capacitances of the cascode devices were measured to be 1 nF and 0.8 nF, respectively. The 3rd quadrant operation was checked at 8 A on-state current level to reveal a lower voltage drop of 0.7 V. Finally, cascode HEMTs were subjected to double pulsed testing (DPT) using a half-bridge evaluation board. On and off rise times of 52 ns and 59 ns were obtained along with energy loss of 25 mu J and 20 mu J, respectively, for devices switched at 8 A, 100 V.
引用
收藏
页数:11
相关论文
共 50 条
  • [21] GaN/InGaN double quantum well (DQW) gate structure for GaN-on-Si based normally-off AlGaN/GaN high electron mobility transistors (HEMTs)
    Biswas, Debaleen
    Tsuboi, Takuya
    Egawa, Takashi
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2021, 135
  • [22] Channel-to-Channel Coupling in Normally-Off GaN Double-Channel MOS-HEMT
    Wei, Jin
    Lei, Jiacheng
    Tang, Xi
    Li, Baikui
    Liu, Shenghou
    Chen, Kevin J.
    IEEE ELECTRON DEVICE LETTERS, 2018, 39 (01) : 59 - 62
  • [23] A homogeneous and reproducible large-area, low dispersion GaN-on-Si normally-off 600 V transistor technology using selective GaN etching
    Waltereit, Patrick
    Preschle, Marina
    Mueller, Stefan
    Kirste, Lutz
    Czap, Heiko
    Ruester, Joachim
    Dammann, Michael
    Reiner, Richard
    2018 76TH DEVICE RESEARCH CONFERENCE (DRC), 2018,
  • [24] 70 mΩ/600 V Normally-off GaN Transistors on SiC and Si Substrates
    Hilt, Oliver
    Zhytnytska, Rimma
    Boecker, Jan
    Bahat-Treidel, Eldad
    Brunner, Frank
    Knauer, Arne
    Dieckerhoff, Sibylle
    Wuerfl, Joachim
    2015 IEEE 27TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & IC'S (ISPSD), 2015, : 237 - 240
  • [25] Normally-Off MOS-HFET on AlGaN/GaN-on-Si(110) Grown by NH3 MBE
    Han, Sang-Woo
    Noh, Youngkyun
    Jo, Min-Gi
    Kim, Seung-Hwan
    Oh, Jae-Eung
    Seo, Kwang-Seok
    Cha, Ho-Young
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (12) : 1613 - 1616
  • [26] 600 V Normally-Off p-Gate GaN HEMT based 3-Level Inverter
    Gurpinar, Emre
    Castellazzi, Alberto
    2017 IEEE 3RD INTERNATIONAL FUTURE ENERGY ELECTRONICS CONFERENCE AND ECCE ASIA (IFEEC 2017-ECCE ASIA), 2017, : 621 - 626
  • [27] Bi-directional PHEV Battery Charger based on Normally-off GaN-on-Si Multi-Chip Module
    Xue, Lingxiao
    Shen, Zhiyu
    Mu, Mingkai
    Boroyevich, Dushan
    Burgos, Rolando
    Hughes, Brian
    Mattavelli, Paolo
    2014 TWENTY-NINTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC), 2014, : 1662 - +
  • [28] Normally-Off AlGaN/GaN-on-Si MOSHFETs with TaN Floating Gates and ALD SiO2 Tunnel Dielectrics
    Lee, Bongmook
    Kirkpatrick, Casey
    Yang, Xiangyu
    Jayanti, Srikant
    Suri, Rahul
    Roberts, John
    Misra, Veena
    2010 INTERNATIONAL ELECTRON DEVICES MEETING - TECHNICAL DIGEST, 2010,
  • [29] Asymmetrical Substrate-Biasing Effects at up to 350V Operation of Symmetrical Monolithic Normally-Off GaN-on-Si Half-Bridges
    Moench, Stefan
    Reiner, Richard
    Waltereit, Patrick
    Meder, Dirk
    Basler, Michael
    Quay, Rudiger
    Ambacher, Oliver
    Kallfass, Ingmar
    2019 IEEE 7TH WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS (WIPDA 2019), 2019, : 28 - 35
  • [30] Normally-OFF Copackaged SiC-JFET/GaN-HEMT Cascode Device for High-Voltage and High-Frequency Applications
    Lyu, Gang
    Wang, Yuru
    Wei, Jin
    Zheng, Zheyang
    Sun, Jiahui
    Zhang, Long
    Chen, Kevin J.
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2020, 35 (09) : 9669 - 9679