A study on memory characteristics of hybrid-based charge trap-type organic non-volatile memory device according to gate stack thickness

被引:0
|
作者
Jin, Jun Hyup [1 ]
Kim, Min Ju [1 ,2 ,3 ]
机构
[1] Dankook Univ, Dept Foundry Engn, Yongin 16890, Gyeonggi Do, South Korea
[2] Dankook Univ, Dept Elect & Elect Engn, Yongin 16890, Gyeonggi Do, South Korea
[3] Dankook Univ, Convergence Semicond Res Ctr, Yongin 16890, Gyeonggi Do, South Korea
关键词
Organic thin film transistor; Charge trap; Hybrid dielectric; Gate stack thickness; Electrical properties; Memory window; Device deterioration; RELIABILITY;
D O I
10.1016/j.microrel.2023.115274
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Continuous research on charge trap-type organic non-volatile memory (CT-ONVM) devices aims to achieve highly reliable large memory window characteristics, comparable to inorganic-based poly-silicon/oxide/nitride/ oxide/silicon (SONOS) devices. This study introduces hybrid-based ultra-thin films via the initiated chemical vapor deposition (iCVD) process as the gate-stack of highly reliable CT-ONVM devices. One method of achieving a wide memory window is by increasing the gate-stack thickness of hybrid-based gate stacks of CT-ONVM de-vices. However, thick gate-stacks (>50 nm) do not dramatically change the memory window and deteriorate the subthreshold swing (S.S.) compared to thin gate-stacks (<30 nm). Electrons passing through the thickened tunneling dielectric layer (TDL) generate a large number of interface traps, which degrade the S.S. and hinder the charge injection into the charge trapping layer (CTL). This contributes to the non-change of the memory window to increase along with the leakage through the blocking dielectric (BDL) to the gate electrode. Based on electrical characterization, our group proposes directions and follow-up plans to effectively improve the memory window and reliability of CT-ONVM devices.
引用
收藏
页数:7
相关论文
共 43 条
  • [31] Flexible non-volatile optical memory thin-film transistor device with over 256 distinct levels based on an organic bicomponent blend
    Leydecker, Tim
    Herder, Martin
    Pavlica, Egon
    Bratina, Gvido
    Hecht, Stefan
    Orgiu, Emanuele
    Samori, Paolo
    NATURE NANOTECHNOLOGY, 2016, 11 (09) : 769 - 775
  • [32] Multi-level non-volatile organic transistor-based memory using lithium-ion-encapsulated fullerene as a charge trapping layer
    Tran, Cuong Manh
    Sakai, Heisuke
    Kawashima, Yuki
    Ohkubo, Kei
    Fukuzumi, Shunichi
    Murata, Hideyuki
    ORGANIC ELECTRONICS, 2017, 45 : 234 - 239
  • [33] Non-volatile charge-trap memory characteristics with low-temperature atomic layer deposited HfO2-x charge-trap layer and interfacial tunneling oxide formed by UV/ozone treatment
    Han, Jimin
    Jeong, Boyoung
    Sahu, Dwipak Prasad
    Kim, Hyun-Mi
    Yoon, Tae-Sik
    JOURNAL OF ALLOYS AND COMPOUNDS, 2023, 951
  • [34] Charge trapping characteristics of sputter-AlOx/ALD Al2O3/Epitaxial-GaAs-based non-volatile memory
    Chandreswar Mahata
    Siddhartha Ghosh
    Sandipan Chakraborty
    Laxmi Narayana Patro
    Anjana Tripathi
    Ranjit Thapa
    Seeram Ramakrishna
    Sungjun Kim
    Goutam Kumar Dalapati
    Journal of Materials Science: Materials in Electronics, 2021, 32 : 4157 - 4165
  • [35] Charge trapping characteristics of sputter-AlOx/ALD Al2O3/Epitaxial-GaAs-based non-volatile memory
    Mahata, Chandreswar
    Ghosh, Siddhartha
    Chakraborty, Sandipan
    Patro, Laxmi Narayana
    Tripathi, Anjana
    Thapa, Ranjit
    Ramakrishna, Seeram
    Kim, Sungjun
    Dalapati, Goutam Kumar
    JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2021, 32 (04) : 4157 - 4165
  • [36] Charge Trap Transistor (CTT): An Embedded Fully Logic-Compatible Multiple-Time Programmable Non-Volatile Memory Element for High-k-Metal-Gate CMOS Technologies
    Khan, Faraz
    Cartier, Eduard
    Woo, Jason C. S.
    Iyer, Subramanian S.
    IEEE ELECTRON DEVICE LETTERS, 2017, 38 (01) : 44 - 47
  • [37] A flexible floating-gate based organic field-effect transistor non-volatile memory based on F8BT/PMMA integrated floating-gate/tunneling layer
    Shu, Shiyao
    Xu, Ting
    Su, Jie
    PHYSICA SCRIPTA, 2023, 98 (04)
  • [38] Lead-zirconate-titanate based metal/ferroelectric/high-K/semiconductor (M/Fe/High-K/S) gate stack for non-volatile memory applications
    Singh, Prashant
    Bhatt, Aditya Nath
    Bansal, Akansha
    Singh, Rajat Kumar
    Singh, B. R.
    FERROELECTRICS, 2016, 504 (01) : 139 - 148
  • [39] A non-volatile AND gate based on Al2O3/HfO2/Al2O3 charge-trap stack for in-situ storage applications
    Li, Jingyu
    Zhang, Heng
    Ding, Yi
    Li, Jiayi
    Wang, Shuiyuan
    Zhang, David Wei
    Zhou, Peng
    SCIENCE BULLETIN, 2019, 64 (20) : 1518 - 1524
  • [40] A non-volatile AND gate based on Al2O3/HfO2/Al2O3 charge-trap stack for in-situ storage applications
    Jingyu Li
    Heng Zhang
    Yi Ding
    Jiayi Li
    Shuiyuan Wang
    David Wei Zhang
    Peng Zhou
    Science Bulletin, 2019, 64 (20) : 1518 - 1524