Modularity Driven Parallel Placement Algorithm for 2.5D FPGA Architectures

被引:0
|
作者
Raikar, Raveena [1 ]
Stroobandt, Dirk [1 ]
机构
[1] Univ Ghent, Ghent, Belgium
来源
2023 ACM/IEEE SYSTEM LEVEL INTERCONNECT PATHFINDING WORKSHOP, SLIP 2023 | 2023年
关键词
2.5D FPGAs; Silicon Interposer; Multi-die FPGA placement;
D O I
10.1145/3632409.3632839
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Interposer-based multi-die FPGAs comprise multiple dies interconnected externally via wires, enabling the creation of FPGA systems with greater capacity. These external connections are fewer in number than the internal interconnection network of a die and they also contribute to increased delay and wirelength. These architectural shifts necessitate placement and routing tools to strategically reduce the count of signals at the die boundary. Multi-die FPGA systems also offer substantial potential for design modularity, where each die can be optimized for specific functionalities. Adapting EDA tools to leverage these inherent device characteristics is imperative. Additionally, the modular nature of the system paves the way for parallelized implementations. Previous studies on multi-die FPGA placement have primarily concentrated on reducing signal crossings across die boundaries via global optimization. This strategy, however, incurs significant runtime demands, as it treats the multi-die FPGA as a unified fabric. This study presents a new methodology to partition and parallelize placement within a multi-die architecture. Our approach facilitates the optimization of partitioned nets without the reliance on a global optimization step. With netlist partitioning and adding virtual anchor blocks, the subcircuits can be placed on each die in parallel. The multi-die placer algorithm is integrated into the fast analytical placement tool 'Liquid'. A comprehensive performance comparison of our multi-die placer with the single-die monolithic implementation unveils similar quality results with improved runtime efficiency. Lastly, we compare our strategy to the widely-used academic placer, VPR, which relies on global optimization. The results demonstrate a 42x enhancement in runtime for lower estimations of Total Wirelength (TWL) and Critical Path Delay (CPD).
引用
收藏
页数:8
相关论文
共 50 条
  • [31] Asynchronous parallel Genetic Algorithm for congestion-driven placement technique
    Yoshikawa, M
    Terai, H
    THIRD ACIS INTERNATIONAL CONFERENCE ON SOFTWARE ENGINEERING RESEARCH, MANAGMENT AND APPLICATIONS, PROCEEDINGS, 2005, : 130 - 136
  • [32] A parallel circuit-partitioned algorithm for timing driven cell placement
    Chandy, JA
    Banerjee, P
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1997, : 621 - 627
  • [33] An efficient algorithm for generation of loop-tree basis in 2.5D interconnect models
    Okhmatovski, VI
    Electrical Performance of Electronic Packaging, 2004, : 297 - 300
  • [34] A 2.5D Thinning Algorithm for Human Skeleton Extraction from a Single Depth Image
    Zhao, Yang
    He, Jing
    Cheng, Hong
    Liu, Zicheng
    2019 CHINESE AUTOMATION CONGRESS (CAC2019), 2019, : 3330 - 3335
  • [35] A novel 2.5D machining feature recognition method based on ray blanking algorithm
    Shi, Peng
    Tong, Xiaomeng
    Cai, Maolin
    Niu, Shuai
    JOURNAL OF INTELLIGENT MANUFACTURING, 2024, 35 (04) : 1585 - 1605
  • [36] Point cloud clustering algorithm for autonomous vehicle based on 2.5D Gaussian Map
    Sun, Lu
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INVENTIVE SYSTEMS AND CONTROL (ICISC 2018), 2018, : 754 - 759
  • [37] A novel 2.5D machining feature recognition method based on ray blanking algorithm
    Peng Shi
    Xiaomeng Tong
    Maolin Cai
    Shuai Niu
    Journal of Intelligent Manufacturing, 2024, 35 : 1585 - 1605
  • [38] The radial topology algorithm - A new approach for deriving 2.5D GIS data models
    Lenk, Ulrich
    Heipke, Christian
    GEOINFORMATICA, 2006, 10 (04) : 447 - 468
  • [39] Parallel Implementation of AES on 2.5D Multicore Platform with Hardware and Software Co-Design
    Wang, Jielin
    Wang, Weizhen
    Yang, Jianwei
    Yu, Zhiyi
    Han, Jun
    Zeng, Xiaoyang
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [40] An Adaptive Finite-element Algorithm for 2.5D Direct Current Resistivity Modeling
    Ye, Yixin
    Deng, Juzhi
    Li, Zelin
    NEAR-SURFACE GEOPHYSICS AND GEOHAZARDS, 2014, : 595 - 600