A High Accuracy and Bandwidth Digital Background Calibration Technique for Timing Skew in TI-ADCs

被引:3
|
作者
Dang, Li [1 ]
Liu, Shubin [1 ]
Ding, Ruixue [1 ]
Shen, Yi [1 ]
Zhu, Zhangming [1 ]
机构
[1] Xidian Univ, Sch Microelect, Key Lab Analog Integrated Circuits & Syst, Minist Educ, Xian 710071, Peoples R China
关键词
Timing; Calibration; Bandwidth; Finite impulse response filters; Convergence; Standards; Signal to noise ratio; Analog-to-digital converters (ADCs); binary search; decimation-calibration-interpolation; effective bandwidth; time-interleaved (TI); timing-skew calibration; INTERLEAVED SAR ADC;
D O I
10.1109/TCSI.2023.3343415
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a digital background timing-skew calibration technique with high accuracy and bandwidth in time-interleaved (TI) analog-to-digital converters (ADCs). Compared with other calibration works, it features three highlights. Firstly, the proposed DCSD-based step-by-step and grouping calibration scheme can effectively improve the correction accuracy by minimizing the root mean square (RMS) value of the detected timing skews. Secondly, the linear compensation for a 13-taps FIR filter and the decimation-calibration-interpolation working pattern are used to expand the calibration effective bandwidth to the whole first Nyquist zone from different perspectives. Thirdly, the binary search is employed, instead of LMS algorithm, in order to meet the compensation requirement for FIR filter and improve the convergence speed and accuracy significantly in timing-skew detection. As a result, the proposed technique achieves the widest calibration bandwidth and higher accuracy compared to other fully digital calibration techniques while having the great convergence speed. Simulation model in MATLAB and FPGA-based hardware verification are employed to demonstrate its significant improvement on the performance and hardware overhead of the TI-ADCs. Finally, the proposed technique is employed in a 10-bit 2.5 GS/s 4-way TI-SAR ADC fabricated by standard CMOS 28nm process. The measurement results show that with the proposed technique, the SFDR and SNDR are improved by 18.9 and 17.9 dB at Nyquist frequency, respectively.
引用
收藏
页码:1061 / 1070
页数:10
相关论文
共 50 条
  • [31] A Survey on Digital Background Calibration of ADCs
    Gines, Antonio J.
    Peralias, Eduardo J.
    Rueda, Adoracion
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 101 - 104
  • [32] A background timing-skew calibration technique for time-interleaved analog-to-digital converters
    Wang, CY
    Wu, JT
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (04) : 299 - 303
  • [33] A Digital Timing Mismatch Calibration Technique in Time-Interleaved ADCs
    Li, Jing
    Wu, Shuangyi
    Liu, Yang
    Ning, Ning
    Yu, Qi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (07) : 486 - 490
  • [34] An efficient background timing skew calibration technique for time-interleaving analog-to-digital converters
    Cao, Yu
    Miao, Peng
    Li, Fei
    Wang, Huan
    IEICE ELECTRONICS EXPRESS, 2019, 16 (15):
  • [35] Equalization-Based Digital Background Calibration Technique for Pipelined ADCs
    Zeinali, Behzad
    Moosazadeh, Tohid
    Yavari, Mohammad
    Rodriguez-Vazquez, Angel
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (02) : 322 - 333
  • [36] A statistics-based digital background calibration technique for pipelined ADCs
    Mafi, Hamidreza
    Mohammadi, Reza
    Shamsi, Hossein
    INTEGRATION-THE VLSI JOURNAL, 2015, 51 : 149 - 157
  • [37] A digital background calibration technique for interstage gain nonlinearity in pipelined ADCs
    Ding, Bowen
    Miao, Peng
    Li, Fei
    Gu, Weiqi
    IEICE ELECTRONICS EXPRESS, 2022, 19 (04):
  • [38] Perturbation-Based Digital Background Calibration Technique for Pipelined ADCs
    Chung, Yung-Hui
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1316 - 1319
  • [39] A Split-Based Digital Background Calibration Technique in Pipelined ADCs
    Hung, Li-Han
    Lee, Tai-Cheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (11) : 855 - 859
  • [40] All-Digital Background Calibration Technique for Offset, Gain and Timing Mismatches in Time-Interleaved ADCs
    Ta V.-T.
    Hoang V.-P.
    Tran X.N.
    EAI Endorsed Transactions on Industrial Networks and Intelligent Systems, 2019, 6 (21)