A High Accuracy and Bandwidth Digital Background Calibration Technique for Timing Skew in TI-ADCs

被引:3
|
作者
Dang, Li [1 ]
Liu, Shubin [1 ]
Ding, Ruixue [1 ]
Shen, Yi [1 ]
Zhu, Zhangming [1 ]
机构
[1] Xidian Univ, Sch Microelect, Key Lab Analog Integrated Circuits & Syst, Minist Educ, Xian 710071, Peoples R China
关键词
Timing; Calibration; Bandwidth; Finite impulse response filters; Convergence; Standards; Signal to noise ratio; Analog-to-digital converters (ADCs); binary search; decimation-calibration-interpolation; effective bandwidth; time-interleaved (TI); timing-skew calibration; INTERLEAVED SAR ADC;
D O I
10.1109/TCSI.2023.3343415
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a digital background timing-skew calibration technique with high accuracy and bandwidth in time-interleaved (TI) analog-to-digital converters (ADCs). Compared with other calibration works, it features three highlights. Firstly, the proposed DCSD-based step-by-step and grouping calibration scheme can effectively improve the correction accuracy by minimizing the root mean square (RMS) value of the detected timing skews. Secondly, the linear compensation for a 13-taps FIR filter and the decimation-calibration-interpolation working pattern are used to expand the calibration effective bandwidth to the whole first Nyquist zone from different perspectives. Thirdly, the binary search is employed, instead of LMS algorithm, in order to meet the compensation requirement for FIR filter and improve the convergence speed and accuracy significantly in timing-skew detection. As a result, the proposed technique achieves the widest calibration bandwidth and higher accuracy compared to other fully digital calibration techniques while having the great convergence speed. Simulation model in MATLAB and FPGA-based hardware verification are employed to demonstrate its significant improvement on the performance and hardware overhead of the TI-ADCs. Finally, the proposed technique is employed in a 10-bit 2.5 GS/s 4-way TI-SAR ADC fabricated by standard CMOS 28nm process. The measurement results show that with the proposed technique, the SFDR and SNDR are improved by 18.9 and 17.9 dB at Nyquist frequency, respectively.
引用
收藏
页码:1061 / 1070
页数:10
相关论文
共 50 条
  • [11] A Fast Converging Correlation-Based Background Timing Skew Calibration Technique by Digital Windowing for Time-Interleaved ADCs
    Tao, Yunsong
    Ragab, Kareem
    Shao, Jin
    Chen, Pengpeng
    Zhong, Yi
    Jie, Lu
    Sun, Nan
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 21 - 25
  • [12] Two-stage Difference-based Estimation Method for Timing Skew in TI-ADCs
    Li, Xin
    Vogel, Christian
    Wu, Jianhui
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [13] All-digital calibration algorithm based on channel multiplexing for TI-ADCs
    Xie, XiMing
    Chen, HongMei
    Yin, YongSheng
    Wang, Jian
    Li, Long
    Deng, HongHui
    Meng, Xu
    MICROELECTRONICS JOURNAL, 2022, 126
  • [14] Offset Mismatch Calibration for TI-ADCs In High-Speed OFDM Systems
    Vo-Trung-Dung Huynh
    Noels, Nele
    Steendam, Heidi
    2015 IEEE SYMPOSIUM ON COMMUNICATIONS AND VEHICULAR TECHNOLOGY IN THE BENELUX (SCVT), 2015,
  • [15] Background Timing-Skew Mismatch Calibration for Time-Interleaved ADCs
    Guo, Mingqiang
    Sin, Sai-Weng
    Martins, Rui P.
    18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 248 - 249
  • [16] A Dithered-Digital-Mixing Background Timing-Skew Calibration Method for Time-Interleaved ADCs
    Tao, Yunsong
    Zhong, Yi
    Shao, Jin
    Men, Changyou
    Jie, Lu
    Sun, Nan
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [17] All-digital background calibration technique for timing mismatch of time-interleaved ADCs
    Chen, Hongmei
    Pan, Yunsheng
    Yin, Yongsheng
    Lin, Fujiang
    INTEGRATION-THE VLSI JOURNAL, 2017, 57 : 45 - 51
  • [18] TIMING MISMATCH COMPENSATION IN TI-ADCS USING BAYESIAN APPROACH
    Araghi, Hesam
    Akhaee, Mohammad Ali
    Amini, Arash
    2015 23RD EUROPEAN SIGNAL PROCESSING CONFERENCE (EUSIPCO), 2015, : 1391 - 1395
  • [19] Digital Background Correction for Channel Mismatch and Third-Order Nonlinearity of TI-ADCs with VCOs
    Kihara, Takao
    2021 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2021) & 2021 IEEE CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2021), 2021, : 113 - 116
  • [20] A Digital Time Skew Calibration Technique for Time-Interleaved ADCs
    Qiu, Lei
    Tang, Kai
    Zheng, Yuanjin
    Siek, Liter
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2297 - 2300