A High Accuracy and Bandwidth Digital Background Calibration Technique for Timing Skew in TI-ADCs

被引:3
|
作者
Dang, Li [1 ]
Liu, Shubin [1 ]
Ding, Ruixue [1 ]
Shen, Yi [1 ]
Zhu, Zhangming [1 ]
机构
[1] Xidian Univ, Sch Microelect, Key Lab Analog Integrated Circuits & Syst, Minist Educ, Xian 710071, Peoples R China
关键词
Timing; Calibration; Bandwidth; Finite impulse response filters; Convergence; Standards; Signal to noise ratio; Analog-to-digital converters (ADCs); binary search; decimation-calibration-interpolation; effective bandwidth; time-interleaved (TI); timing-skew calibration; INTERLEAVED SAR ADC;
D O I
10.1109/TCSI.2023.3343415
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a digital background timing-skew calibration technique with high accuracy and bandwidth in time-interleaved (TI) analog-to-digital converters (ADCs). Compared with other calibration works, it features three highlights. Firstly, the proposed DCSD-based step-by-step and grouping calibration scheme can effectively improve the correction accuracy by minimizing the root mean square (RMS) value of the detected timing skews. Secondly, the linear compensation for a 13-taps FIR filter and the decimation-calibration-interpolation working pattern are used to expand the calibration effective bandwidth to the whole first Nyquist zone from different perspectives. Thirdly, the binary search is employed, instead of LMS algorithm, in order to meet the compensation requirement for FIR filter and improve the convergence speed and accuracy significantly in timing-skew detection. As a result, the proposed technique achieves the widest calibration bandwidth and higher accuracy compared to other fully digital calibration techniques while having the great convergence speed. Simulation model in MATLAB and FPGA-based hardware verification are employed to demonstrate its significant improvement on the performance and hardware overhead of the TI-ADCs. Finally, the proposed technique is employed in a 10-bit 2.5 GS/s 4-way TI-SAR ADC fabricated by standard CMOS 28nm process. The measurement results show that with the proposed technique, the SFDR and SNDR are improved by 18.9 and 17.9 dB at Nyquist frequency, respectively.
引用
收藏
页码:1061 / 1070
页数:10
相关论文
共 50 条
  • [21] Digital background calibration for timing mismatch in time-interleaved ADCs
    Chen, HH
    Lee, J
    Chen, JT
    ELECTRONICS LETTERS, 2006, 42 (02) : 74 - 75
  • [22] Fast Background Calibration of Sampling Timing Skew in SHA-Less Pipeline ADCs
    Gines, A. J.
    Peralias, E. J.
    Rueda, A.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (10) : 2966 - 2970
  • [23] A Predetermined LMS Digital Background Calibration Technique for Pipelined ADCs
    Montazerolghaem, Mohammad Ali
    Moosazadeh, Tohid
    Yavari, Mohammad
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (09) : 841 - 845
  • [24] A robust and fast digital background calibration technique for pipelined ADCs
    Fan, Jen-Lin
    Wang, Chung-Yi
    Wu, Jieh-Tsorng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (06) : 1213 - 1223
  • [25] Effective extraction method for triple errors in foreground calibration of TI-ADCs
    Azizian, Sarkis
    Ehsanian, Mehdi
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (01) : 354 - 366
  • [26] A Background Calibration Technique to Control Bandwidth in Digital PLLs
    Marzin, Giovanni
    Levantino, Salvatore
    Samori, Carlo
    Lacaita, Andrea L.
    2014 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2014, 57 : 54 - +
  • [27] A Background Calibration Technique to Control the Bandwidth of Digital PLLs
    Mercandelli, Mario
    Grimaldi, Luigi
    Bertulessi, Luca
    Samori, Carlo
    Lacaita, Andrea L.
    Levantino, Salvatore
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (11) : 3243 - 3255
  • [28] A Statistics-Based Background Timing Skew Calibration Algorithm for Time-Interleaved ADCs
    Feng, Yufan
    Gai, Weixin
    Cui, Xiaole
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [29] DIGITAL BACKGROUND CALIBRATION FOR TIMING SKEW IN TIME-INTERLEAVED ADC
    Li, Jing
    Liu, Yang
    Wu, Shuangyi
    Ning, Ning
    Yu, Qi
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (08)
  • [30] DIGITAL BACKGROUND CALIBRATION FOR PIPELINED ADCS
    Shi, Kun
    Redfern, Arthur J.
    2013 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2013, : 2766 - 2769