Low-power and area-efficient memristor based non-volatile D latch and flip-flop: Design and analysis

被引:1
|
作者
S., Haroon Rasheed [1 ]
Nelapati, Rajeev Pankaj [1 ]
机构
[1] Vellore Inst Technol, Sch Elect Engn, Vellore, Tamil Nadu, India
来源
PLOS ONE | 2024年 / 19卷 / 03期
关键词
HIGH-PERFORMANCE;
D O I
10.1371/journal.pone.0300073
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
In recent years, non-volatile memory elements have become highly appealing for memory applications to implement a new class of storage memory that could replace flash memories in sequential logic applications, with features such as compactness, low power, fast processing speed, high endurance, and retention. The memristor is one such non-volatile element that fits the fundamental blocks of sequential logic circuits, the latch and flip-flop; hence, in this article, a non-volatile latch architecture using memristor ratioed logic (MRL) inverter and CMOS components is focused, with an additional memristor as a memory element. A Verilog-A model was used to create the memristor element. The simulation findings validated the compact, low-voltage, and reliable design of the latch design. We evolved in technology enough to create a master-slave flip-flop and arrange it to function as a counter and a shift register. Power, number of elements, cell size, energy, programming time, and robustness are compared to comparable non-volatile topologies. The proposed non-volatile latch proves non-volatility and can store data with a 24% reduction in power consumption and a near 10% reduction in area.
引用
收藏
页数:17
相关论文
共 50 条
  • [41] Design of a fully-static differential low-power CMOS flip-flop
    Yalcin, T
    Ismailoglu, N
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 331 - 333
  • [42] Design of ternary low-power Domino JKL flip-flop and its application
    汪鹏君
    杨乾坤
    郑雪松
    Journal of Semiconductors, 2012, 33 (11) : 100 - 104
  • [43] A Novel Design of Low-Power Double Edge-Triggered Flip-Flop
    Yu, Chien-Cheng
    Chen, Kuan-Ting
    Wun, Jhong-yu
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT TECHNOLOGIES AND ENGINEERING SYSTEMS (ICITES2013), 2014, 293 : 947 - 955
  • [44] Design of ternary low-power Domino JKL flip-flop and its application
    Wang Pengjun
    Yang Qiankun
    Zheng Xuesong
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (11)
  • [45] Design of Low-Power Quaternary Flip-Flop Based on Dynamic Source-coupled Logic
    Wu Haixia
    Zhong Shunan
    Sun Zhentao
    Qu Xiaonan
    Chen Yueyang
    2011 INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND CONTROL (ICECC), 2011, : 826 - 828
  • [46] Spin Orbit Torque Non-Volatile Flip-Flop for High Speed and Low Energy Applications
    Jabeur, Kotb
    Di Pendina, Gregory
    Bernard-Granger, Fabrice
    Prenat, Guillaume
    IEEE ELECTRON DEVICE LETTERS, 2014, 35 (03) : 408 - 410
  • [47] Voltage-Gated Spin-Hall Effect based Magnetic Non-volatile Flip-Flop for High Speed, Low Power and Compact Cell Area
    Zhang, Kaili
    Zhang, Deming
    Wang, Chengzhi
    Zeng, Lang
    Zhao, Weisheng
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [48] Low-power pulsed hybrid flip-flop based on a C-element
    Rahiminejad, Majid
    Saneei, Mohsen
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2014, 68 (09) : 907 - 913
  • [49] Fine-Grained Power Gating Using an MRAM-CMOS Non-Volatile Flip-Flop
    Park, Jaeyoung
    Yim, Young Uk
    MICROMACHINES, 2019, 10 (06)
  • [50] Design and Analysis of New Ultra Low Power CMOS Based Flip-Flop Approaches
    Jangam, Naga Raju
    Guthikinda, Likhitha
    Ramesh, G. P.
    DISTRIBUTED COMPUTING AND OPTIMIZATION TECHNIQUES, ICDCOT 2021, 2022, 903 : 295 - 302