Low-power and area-efficient memristor based non-volatile D latch and flip-flop: Design and analysis

被引:1
|
作者
S., Haroon Rasheed [1 ]
Nelapati, Rajeev Pankaj [1 ]
机构
[1] Vellore Inst Technol, Sch Elect Engn, Vellore, Tamil Nadu, India
来源
PLOS ONE | 2024年 / 19卷 / 03期
关键词
HIGH-PERFORMANCE;
D O I
10.1371/journal.pone.0300073
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
In recent years, non-volatile memory elements have become highly appealing for memory applications to implement a new class of storage memory that could replace flash memories in sequential logic applications, with features such as compactness, low power, fast processing speed, high endurance, and retention. The memristor is one such non-volatile element that fits the fundamental blocks of sequential logic circuits, the latch and flip-flop; hence, in this article, a non-volatile latch architecture using memristor ratioed logic (MRL) inverter and CMOS components is focused, with an additional memristor as a memory element. A Verilog-A model was used to create the memristor element. The simulation findings validated the compact, low-voltage, and reliable design of the latch design. We evolved in technology enough to create a master-slave flip-flop and arrange it to function as a counter and a shift register. Power, number of elements, cell size, energy, programming time, and robustness are compared to comparable non-volatile topologies. The proposed non-volatile latch proves non-volatility and can store data with a 24% reduction in power consumption and a near 10% reduction in area.
引用
收藏
页数:17
相关论文
共 50 条
  • [21] Novel Low-Complexity and Low-Power Flip-Flop Design
    Lin, Jin-Fa
    Hong, Zheng-Jie
    Tsai, Chang-Ming
    Wu, Bo-Cheng
    Yu, Shao-Wei
    ELECTRONICS, 2020, 9 (05)
  • [22] Design of a low-power quaternary flip-flop based on dynamic differential logic
    Mochizuki, Akira
    Shirahama, Hirokatsu
    Hanyu, Takahiro
    IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (11) : 1591 - 1597
  • [23] High-Speed, Low-Power, Magnetic Non-Volatile Flip-Flop With Voltage-Controlled, Magnetic Anisotropy Assistance
    Kang, Wang
    Ran, Yi
    Lv, Weifeng
    Zhang, Youguang
    Zhao, Weisheng
    IEEE MAGNETICS LETTERS, 2016, 7 : 1 - 5
  • [24] Low Power PVT robust area efficient pulse triggered Flip-Flop Design
    Indira, P.
    Kamaraju, M.
    2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 3016 - 3021
  • [25] Area efficient low-power static explicit-pulsed flip-flop with local feedback
    Yeo, K. S.
    Goh, W. L.
    Phyu, M. W.
    2005 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, PROCEEDINGS, 2005, : 735 - 738
  • [26] An Area-Efficient Low-Power Fully Non-Volatile Full-Adder using Reconfigurable Logic
    Shen, Zhongkun
    Deng, Erya
    You, Jiaqi
    Hu, Qingting
    Wang, You
    Gong, Yu
    Wu, Bi
    Liu, Weiqiang
    2024 IEEE 24TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY, NANO 2024, 2024, : 561 - 564
  • [27] A Ferroelectric-Based Non-Volatile Flip-Flop for Wearable Healthcare Systems
    Izumi, Shintaro
    Kawaguchi, Hiroshi
    Yoshimoto, Masahiko
    Kimura, Hiromitsu
    Fuchikami, Takaaki
    Marumoto, Kyoji
    Fujimori, Yoshikazu
    2015 15TH NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS), 2015,
  • [28] Ultra Compact Non-volatile Flip-Flop for Low Power Digital Circuits Based on Hybrid CMOS/Magnetic Technology
    Di Pendina, Gregory
    Torki, Kholdoun
    Prenat, Guillaume
    Guillemenet, Yoann
    Torres, Lionel
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION, AND SIMULATION, 2011, 6951 : 83 - +
  • [29] Design of low-power double-edge triggered flip-flop
    Yu, CC
    Chin, PY
    2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 126 - 127
  • [30] Utilizing Valley-Spin Hall Effect in WSe2 for Low Power Non-Volatile Flip-Flop Design
    Cho, K.
    Thirumala, S. K.
    Liu, X.
    Thakuria, N.
    Chen, Z.
    Gupta, S. K.
    2020 DEVICE RESEARCH CONFERENCE (DRC), 2020,