共 50 条
- [24] Low Power PVT robust area efficient pulse triggered Flip-Flop Design 2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 3016 - 3021
- [25] Area efficient low-power static explicit-pulsed flip-flop with local feedback 2005 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, PROCEEDINGS, 2005, : 735 - 738
- [26] An Area-Efficient Low-Power Fully Non-Volatile Full-Adder using Reconfigurable Logic 2024 IEEE 24TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY, NANO 2024, 2024, : 561 - 564
- [27] A Ferroelectric-Based Non-Volatile Flip-Flop for Wearable Healthcare Systems 2015 15TH NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS), 2015,
- [28] Ultra Compact Non-volatile Flip-Flop for Low Power Digital Circuits Based on Hybrid CMOS/Magnetic Technology INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION, AND SIMULATION, 2011, 6951 : 83 - +
- [29] Design of low-power double-edge triggered flip-flop 2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 126 - 127
- [30] Utilizing Valley-Spin Hall Effect in WSe2 for Low Power Non-Volatile Flip-Flop Design 2020 DEVICE RESEARCH CONFERENCE (DRC), 2020,