Analysis and Design of a Delay-Locked Loop with Multiple Radiation-hardened Techniques

被引:1
|
作者
Chen, Yushi [1 ]
Zhuang, Yiqi [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Peoples R China
关键词
Delay-locked loop; Single-event transient (SET); Radiation-hardened techniques; Charge pump; Voltage-controlled delay line; CIRCUIT; DLL;
D O I
10.1007/s00034-022-02151-y
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a delay-locked loop (DLL) with multiple radiation-hardened techniques. A radiation-hardened charge pump (RH-CP) and a radiation-hardened voltage-controlled delay line (RH-VCDL) are proposed to mitigate effects on DLLs caused by single-event transient (SET). A lock detection module (LDM) is designed in the RH-CP to separate CP and VCDL when the DLL is locked. Thanks to LDM, the voltage transients caused by ion strikes on CP can be prevented from effecting the control voltage of VCDL and causing inverted lock error. A SET correction module (SCM) combined with sliced delay cells is used in the RH-VCDL to select the uncorrupted output and avoid missing pulses errors occurring at the output of DLL. The proposed DLL is designed in 22-nm CMOS process with an operation frequency of 5 GHz. Simulations at linear energy transfer (LET) between 40 and 100 MeV-cm(2)/mg show that RH-CP eliminates inverted lock error and RH-VCDL mitigates missing pulses generated by the DLL after ion strikes effectively.
引用
收藏
页码:130 / 146
页数:17
相关论文
共 50 条
  • [31] Design For Test of Radiation-Hardened SOC
    Zhang, Shaozhen
    Chen, Mo
    Mu, Jun
    2019 IEEE 4TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2019), 2019, : 252 - 256
  • [32] Fault and Soft Error Tolerant Delay-Locked Loop
    Yang, Jun-Yu
    Huang, Shi-Yu
    2020 IEEE 29TH ASIAN TEST SYMPOSIUM (ATS), 2020, : 108 - 113
  • [33] A Clock Generator Based on Multiplying Delay-Locked Loop
    Hwang, Chorng-Sii
    Chu, Ting-Li
    Chen, Wen-Cheng
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 98 - 102
  • [34] Multimode clock generation using delay-locked loop
    Susplugas, O
    Philippe, P
    ELECTRONICS LETTERS, 2003, 39 (04) : 347 - 349
  • [35] A reduced reference spur multiplying delay-locked loop
    Wang, Xin Jie
    Kwasniewski, Tadeusz
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2016, 44 (08) : 1620 - 1627
  • [36] Radiation-Hardened Techniques for CMOS Flash ADC
    Gatti, Umberto
    Calligaro, Cristiano
    Pikhay, Evgeny
    Roizin, Yakov
    2014 21ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2014, : 1 - 4
  • [37] MULTIFREQUENCY ZERO-JITTER DELAY-LOCKED LOOP
    EFENDOVICH, A
    AFEK, Y
    SELLA, C
    BIKOWSKY, Z
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (01) : 67 - 70
  • [38] Performance comparison of radiation-hardened layout techniques
    吕灵娟
    刘汝萍
    林敏
    桑泽华
    邹世昌
    杨根庆
    Journal of Semiconductors, 2014, (06) : 123 - 126
  • [39] Radiation-Hardened by Design Techniques to Mitigate Single-Event Transients in Voltage-Controlled Delay Line
    Shi Z.
    Wang B.
    Zhao Y.
    Yang B.
    Lu H.
    Gao L.
    Liu W.
    Beijing Ligong Daxue Xuebao/Transaction of Beijing Institute of Technology, 2021, 41 (12): : 1314 - 1321
  • [40] CORRELATORS WITH A PAIR OF ANALOG FILTERS FOR THE DELAY-LOCKED LOOP
    LEHMANN, K
    NTZ ARCHIV, 1983, 5 (05): : 157 - 164