Investigation of SiGe/Si heterojunction inductive line tunneling TFET with source Schottky contact for prospect ultra-low power applications

被引:2
|
作者
Lin, Jyi-Tsong [1 ]
Yang, Ruei-Kai [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Elect Engn, Kaohsiung 80424, Taiwan
关键词
heterojunction; inductive; TFET; schottky contact; line tunneling; charge enhancement layer; FIELD-EFFECT TRANSISTORS;
D O I
10.1088/1361-6528/ad1d7a
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
In this paper, a SiGe/Si heterojunction inductive line tunneling tunnel field-effect transistor with source Schottky contact (SC HJLT-iTFET) is proposed and investigated by the Sentaurus Technology Computer Aided Design (TCAD) simulator. By utilizing an appropriate source Schottky metal, the need for multiple ion implantation and annealing steps required for traditional P-I-N TFETs can be avoided, and the problems of self-alignment and random dopant fluctuations (RDF) during ion implantation can be solved. A high ON-state current (I ON) is obtained as fully overlapping the source and gate by line tunneling mechanism dominated, the appropriate Si1-x Ge x mole fraction material in the source region and high-k gate dielectric employed can further improve I ON. The incorporation of the block layer effectively decreases the lateral electric field at the drain end to reduce the OFF-state current (I OFF). Furthermore, the proposed charge enhancement layer (CEL) on the SiGe channel can suppress the Fermi level pinning effect (FLP) and enhance the charge of the source region. Based on the feasibility of the practical fabrication process, and the rigorous simulations indicate that the device has an SSavg of 19.8 mV/dec and SSmin of 6.8 mV/dec at V D = 0.2 V, I ON of 2.27 x 10-6 A mu m-1, and an I ON/I OFF ratio of 1.02 x 1010, with extremely fast switching speed. These features make the device suitable for future ultra-low power applications on the internet of things, artificial intelligence, and related fields.
引用
收藏
页数:11
相关论文
共 39 条
  • [1] Robust TFET SRAM cell for ultra-low power IoT applications
    Ahmad, Sayeed
    Alam, Naushad
    Hasan, Mohd
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 89 : 70 - 76
  • [2] Novel SiGe/Si line tunneling TFET with high Ion at low VDD and constant SS
    Blaeser, S.
    Glass, S.
    Schulte-Braucks, C.
    Narimani, K.
    v. d. Driesch, N.
    Wirths, S.
    Tiedemann, A. T.
    Trellenkamp, S.
    Buca, D.
    Zhao, Q. T.
    Mantl, S.
    2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [3] Simulation Based Investigation of Triple Heterojunction TFET (THJ-TFET) for Low Power Applications
    Joseph, Armstrong J.
    Adilakshmi, G.
    Robin, C. R. Rene
    Vidhya, S.
    Narukullapati, Bharath Kumar
    Reddy, M. Koti
    Kumar, T. Ch Anil
    SILICON, 2023, 15 (01) : 127 - 131
  • [4] Simulation Based Investigation of Triple Heterojunction TFET (THJ-TFET) for Low Power Applications
    Armstrong Joseph J.
    G. Adilakshmi
    C. R. Rene Robin
    S. Vidhya
    Bharath Kumar Narukullapati
    M. Koti Reddy
    T. Ch. Anil Kumar
    Silicon, 2023, 15 : 127 - 131
  • [5] A novel vertical tunneling based Ge-source TFET with enhanced DC and RF characteristics for prospect low power applications
    Paras, N.
    Chauhan, S. S.
    MICROELECTRONIC ENGINEERING, 2019, 217
  • [6] Ultra-low Power and Compact TFET 7T-TCAM for Low Voltage Applications
    Gupta, Navneet
    Makosiej, Adam
    Vladimirescu, Andrei
    Amara, Amara
    Anghel, Costin
    2016 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2016,
  • [7] Development of TFET 0.13 μm Standard Cell Library for Ultra-Low Power Applications
    Gao, Fang
    Huang, Jipan
    Chen, Hongying
    Wang, Xin'an
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [8] Analysis of ONOFIC Technique Using SiGe Heterojunction Double Gate Vertical TFET for Low Power Applications
    Shailendra Singh
    Balwinder Raj
    Silicon, 2021, 13 : 2115 - 2124
  • [9] Analysis of ONOFIC Technique Using SiGe Heterojunction Double Gate Vertical TFET for Low Power Applications
    Singh, Shailendra
    Raj, Balwinder
    SILICON, 2021, 13 (07) : 2115 - 2124
  • [10] InGaAs/InP heterojunction bipolar transistors for ultra-low power circuit applications
    Chang, PC
    Baca, AG
    Hafich, MJ
    Ashby, CI
    COMPOUND SEMICONDUCTOR POWER TRANSISTORS AND STATE-OF-THE-ART PROGRAM ON COMPOUND SEMICONDUCTORS (SOTAPOCS XXIX), 1998, 98 (12): : 98 - 103