Parasitic Capacitance Model for Stacked Gate-All-Around Nanosheet FETs

被引:10
|
作者
Sharma, Sanjay [1 ]
Sahay, Shubham [1 ]
Dey, Rik [1 ]
机构
[1] IIT Kanpur, Dept Elect Engn, Kanpur 208016, India
关键词
Field-effect-transistor (FET); gate-all-around (GAA); nanosheet (NS); parasitic capacitance; BETA-GA2O3; MOSFET; DOPED BETA-GA2O3; CHANNEL MOSFETS; POWER FIGURE; FIELD; PERFORMANCE;
D O I
10.1109/TED.2023.3281530
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Gate-all-around (GAA) nanosheet field-effect transistors (NSFETs) are hailed as the most promising architecture for the incessant scaling of MOSFETs to the sub-5-nm technology node and beyond. Although the GAA structure and the ultra-thin channel lead to a significantly improved static performance owing to the enhanced electrostatic integrity and higher immunity against the short-channel effects, the vertical stacking and the inherent 3-D-geometry result in a large parasitic capacitance and may degrade the dynamic performance. Therefore, it becomes imperative to analyze the parasitic capacitance components in GAA NSFETs and provide design guidelines for optimizing the dynamic performance. To this end, in this work, we have formulated an analytical model for the total gate parasitic capacitance in GAA NSFETs, considering contributions from different parasitic capacitance components. Furthermore, we have also investigated the variation in parasitic capacitance components with the structural parameters for design optimization of GAA NSFETs from a dynamic performance perspective. The result of the developed model is in good agreement with TCAD simulation result indicating the efficacy of the analytical model.
引用
收藏
页码:37 / 45
页数:9
相关论文
共 50 条
  • [21] TDDB Reliability in Gate-All-Around Nanosheet
    Zhou, Huimei
    Wang, Miaomiao
    Bao, Ruqiang
    Shen, Tian
    Wu, Ernest
    Southwick, Richard
    Zhang, Jingyun
    Basker, Veeraraghavan
    Guo, Dechao
    2021 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2021,
  • [22] Analysis of DC Self Heating Effect in Stacked Nanosheet Gate-All-Around Transistor
    Kang, Min Jae
    Myeong, Ilho
    Kang, Myounggon
    Shin, Hyungcheol
    2018 IEEE 2ND ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2018), 2018, : 343 - 345
  • [23] Effects of Electron Quantum Confinement on Velocity Overshoot in Si Nanosheet Gate-All-Around FETs
    Hattori, Junichi
    Fukuda, Koichi
    Ikegami, Tsutomu
    Hayashi, Yoshihiro
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (06) : 3498 - 3503
  • [24] Compact Modeling of Advanced Gate-All-Around Nanosheet FETs Using Artificial Neural Network
    Zhao, Yage
    Xu, Zhongshan
    Tang, Huawei
    Zhao, Yusi
    Tang, Peishun
    Ding, Rongzheng
    Zhu, Xiaona
    Zhang, David Wei
    Yu, Shaofeng
    MICROMACHINES, 2024, 15 (02)
  • [25] Internal Thermoelectric Cooling in Nanosheet Gate-All-Around FETs Using Schottky Drain Contacts
    Kang, Min Jae
    Kim, Min Sung
    Jang, Sung Hoon
    Fobelets, Kristel
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (08) : 4156 - 4160
  • [26] Performance Analysis of Sub-10nm Vertically Stacked Gate-All-Around FETs
    Mohapatra, E.
    Dash, T. P.
    Jena, J.
    Das, S.
    Maiti, C. K.
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 331 - 334
  • [27] Analysis of Parasitic Capacitance and Performance in Gate-All-Around and Tri-Gate Channel Vertical FET
    Seo, Youngsoo
    Kang, Myounggon
    Shin, Hyungcheol
    2017 SILICON NANOELECTRONICS WORKSHOP (SNW), 2017, : 63 - 64
  • [28] Design of a Gate-All-Around Stacked Nanosheet Differential Amplifier under Different Bias Conditions
    Sousa, Julia C. S.
    Perina, Welder F.
    Martino, Joao A.
    Agopian, Paula G. D.
    35TH SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY AND DEVICES (SBMICRO2021), 2021,
  • [29] Stacked Nanosheet Gate-All-Around Morphotropic Phase Boundary Field-Effect Transistors
    Kim, Sihyun
    Kim, Hyun-Min
    Kwon, Ki-Ryun
    Kwon, Daewoong
    ADVANCED SCIENCE, 2025,
  • [30] A Review of Reliability in Gate-All-Around Nanosheet Devices
    Wang, Miaomiao
    MICROMACHINES, 2024, 15 (02)