Parasitic Capacitance Model for Stacked Gate-All-Around Nanosheet FETs

被引:10
|
作者
Sharma, Sanjay [1 ]
Sahay, Shubham [1 ]
Dey, Rik [1 ]
机构
[1] IIT Kanpur, Dept Elect Engn, Kanpur 208016, India
关键词
Field-effect-transistor (FET); gate-all-around (GAA); nanosheet (NS); parasitic capacitance; BETA-GA2O3; MOSFET; DOPED BETA-GA2O3; CHANNEL MOSFETS; POWER FIGURE; FIELD; PERFORMANCE;
D O I
10.1109/TED.2023.3281530
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Gate-all-around (GAA) nanosheet field-effect transistors (NSFETs) are hailed as the most promising architecture for the incessant scaling of MOSFETs to the sub-5-nm technology node and beyond. Although the GAA structure and the ultra-thin channel lead to a significantly improved static performance owing to the enhanced electrostatic integrity and higher immunity against the short-channel effects, the vertical stacking and the inherent 3-D-geometry result in a large parasitic capacitance and may degrade the dynamic performance. Therefore, it becomes imperative to analyze the parasitic capacitance components in GAA NSFETs and provide design guidelines for optimizing the dynamic performance. To this end, in this work, we have formulated an analytical model for the total gate parasitic capacitance in GAA NSFETs, considering contributions from different parasitic capacitance components. Furthermore, we have also investigated the variation in parasitic capacitance components with the structural parameters for design optimization of GAA NSFETs from a dynamic performance perspective. The result of the developed model is in good agreement with TCAD simulation result indicating the efficacy of the analytical model.
引用
收藏
页码:37 / 45
页数:9
相关论文
共 50 条
  • [31] Investigation of Negative Capacitance Gate-all-Around Tunnel FETs Combining Numerical Simulation and Analytical Modeling
    Jiang, Chunsheng
    Liang, Renrong
    Xu, Jun
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2017, 16 (01) : 58 - 67
  • [32] Negative Capacitance Gate-All-Around Tunnel FETs for Highly Sensitive Label-Free Biosensors
    Sakib, Fahimul Islam
    Hasan, Md Azizul
    Hossain, Mainul
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (01) : 311 - 317
  • [33] A Novel Scheme for Full Bottom Dielectric Isolation in Stacked Si Nanosheet Gate-All-Around Transistors
    Yang, Jingwen
    Huang, Ziqiang
    Wang, Dawei
    Liu, Tao
    Sun, Xin
    Qian, Lewen
    Pan, Zhecheng
    Xu, Saisheng
    Wang, Chen
    Wu, Chunlei
    Xu, Min
    Zhang, David Wei
    MICROMACHINES, 2023, 14 (06)
  • [34] Modeling of Negative Bias Temperature Instability (NBTI) for Gate-all-around (GAA) Stacked Nanosheet Technology
    Liu, Leitao
    Fang, Jingtian
    Pal, Ashish
    Asenov, Plamen
    Bajaj, Mohit
    Deng, Bei
    Lin, Xi-Wei
    Mahapatra, Souvik
    Kengeri, Subi
    Bazizi, El Mehdi
    2024 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, IRPS 2024, 2024,
  • [35] Geometrical Variability Impact on the Performance of Sub - 3 nm Gate-All-Around Stacked Nanosheet FET
    Nisha Yadav
    Sunil Jadav
    Gaurav Saini
    Silicon, 2022, 14 : 10681 - 10693
  • [36] Structural and Electrical Demonstration of SiGe Cladded Channel for PMOS Stacked Nanosheet Gate-All-Around Devices
    Mochizuki, S.
    Colombeau, B.
    Zhang, J.
    Kung, S. C.
    Stolfi, M.
    Zhou, H.
    Breton, M.
    Watanabe, K.
    Li, J.
    Jagannathan, H.
    Cogorno, M.
    Mandrekar, T.
    Chen, P.
    Loubet, N.
    Natarajan, S.
    Haran, B.
    2020 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2020,
  • [37] Strain induced variability study in Gate-All-Around vertically-stacked horizontal nanosheet transistors
    Mohapatra, E.
    Dash, T. P.
    Jena, J.
    Das, S.
    Maiti, C. K.
    PHYSICA SCRIPTA, 2020, 95 (06)
  • [38] 3D RRAMs with Gate-All-Around Stacked Nanosheet Transistors for In-Memory-Computing
    Barraud, S.
    Ezzadeen, M.
    Bosch, D.
    Dubreuil, T.
    Castellani, N.
    Meli, V
    Hartmann, J. M.
    Mouhdach, M.
    Previtali, B.
    Giraud, B.
    Noel, J. P.
    Molas, G.
    Portal, J. M.
    Nowak, E.
    Andrieu, F.
    2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,
  • [39] Design study of the gate-all-around silicon nanosheet MOSFETs
    Lee, Yongwoo
    Park, Geon-Hwi
    Choi, Bongsik
    Yoon, Jinsu
    Kim, Hyo-Jin
    Kim, Dae Hwan
    Kim, Dong Myong
    Kang, Min-Ho
    Choi, Sung-Jin
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (03)
  • [40] A Review of the Gate-All-Around Nanosheet FET Process Opportunities
    Mukesh, Sagarika
    Zhang, Jingyun
    ELECTRONICS, 2022, 11 (21)