Compact Modeling of Advanced Gate-All-Around Nanosheet FETs Using Artificial Neural Network

被引:2
|
作者
Zhao, Yage [1 ]
Xu, Zhongshan [1 ]
Tang, Huawei [1 ]
Zhao, Yusi [1 ]
Tang, Peishun [1 ]
Ding, Rongzheng [1 ]
Zhu, Xiaona [1 ]
Zhang, David Wei [1 ,2 ]
Yu, Shaofeng [1 ,2 ]
机构
[1] Fudan Univ, Sch Microelect, Shanghai 200433, Peoples R China
[2] Natl Integrated Circuit Innovat Ctr, Shanghai 201203, Peoples R China
关键词
gate-all-around (GAA) Nanosheet FETs (NSFETs); compact model; artificial neural network (ANN); TCAD simulation; FINFET;
D O I
10.3390/mi15020218
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
As the architecture of logic devices is evolving towards gate-all-around (GAA) structure, research efforts on advanced transistors are increasingly desired. In order to rapidly perform accurate compact modeling for these ultra-scaled transistors with the capability to cover dimensional variations, neural networks are considered. In this paper, a compact model generation methodology based on artificial neural network (ANN) is developed for GAA nanosheet FETs (NSFETs) at advanced technology nodes. The DC and AC characteristics of GAA NSFETs with various physical gate lengths (Lg), nanosheet widths (Wsh) and thicknesses (Tsh), as well as different gate voltages (Vgs) and drain voltages (Vds) are obtained through TCAD simulations. Subsequently, a high-precision ANN model architecture is evaluated. A systematical study on the impacts of ANN size, activation function, learning rate, and epoch (the times of complete pass through the entire training dataset) on the accuracy of ANN models is conducted, and a shallow neural network configuration for generating optimal ANN models is proposed. The results clearly show that the optimized ANN model can reproduce the DC and AC characteristics of NSFETs very accurately with a fitting error (MSE) of 0.01.
引用
收藏
页数:13
相关论文
共 50 条
  • [1] Parasitic Capacitance Model for Stacked Gate-All-Around Nanosheet FETs
    Sharma, Sanjay
    Sahay, Shubham
    Dey, Rik
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (01) : 37 - 45
  • [2] Gate-all-around Ge FETs
    Liu, C. W.
    Chen, Y. -T.
    Hsu, S. -H.
    SIGE, GE, AND RELATED COMPOUNDS 6: MATERIALS, PROCESSING, AND DEVICES, 2014, 64 (06): : 317 - 328
  • [3] Internal Thermoelectric Cooling in Nanosheet Gate-All-Around FETs Using Schottky Drain Contacts
    Kang, Min Jae
    Kim, Min Sung
    Jang, Sung Hoon
    Fobelets, Kristel
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (08) : 4156 - 4160
  • [4] Compact Modeling for Gate-All-Around Nanowire Tunneling FETs (GAA NW-tFETs)
    Yu, Zhiping
    Li, Ling
    Zhang, Li
    Zhang, Jinyu
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 819 - 822
  • [5] Ge GATE-ALL-AROUND FETS ON Si
    Liu, C. W.
    Wong, I-Hsieh
    Chen, Yen-Ting
    Tu, Wen-Hsien
    Huang, Shih-Hsien
    Hsu, Shu-Han
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [6] SiGe Gate-All-around Nanosheet Reliability
    Zhou, Huimei
    Wang, Miaomiao
    Bao, Ruqiang
    Durfee, Curtis
    Qin, Liqiao
    Zhang, Jingyun
    2022 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2022,
  • [7] SiGe Gate-All-around Nanosheet Reliability
    Zhou, Huimei
    Wang, Miaomiao
    Bao, Ruqiang
    Durfee, Curtis
    Qin, Liqiao
    Zhang, Jingyun
    2022 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2022,
  • [8] TDDB Reliability in Gate-All-Around Nanosheet
    Zhou, Huimei
    Wang, Miaomiao
    Bao, Ruqiang
    Shen, Tian
    Wu, Ernest
    Southwick, Richard
    Zhang, Jingyun
    Basker, Veeraraghavan
    Guo, Dechao
    2021 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2021,
  • [9] Imaging, Modeling and Engineering of Strain in Gate-All-Around Nanosheet Transitors
    Reboh, S.
    Coquand, R.
    Loubet, N.
    Bernier, N.
    Augendre, E.
    Chao, R.
    Li, J.
    Zhang, J.
    Muthinti, R.
    Boureau, V.
    Yamashita, T.
    Faynot, O.
    2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2019,
  • [10] Effects of Electron Quantum Confinement on Velocity Overshoot in Si Nanosheet Gate-All-Around FETs
    Hattori, Junichi
    Fukuda, Koichi
    Ikegami, Tsutomu
    Hayashi, Yoshihiro
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (06) : 3498 - 3503