Parasitic Capacitance Model for Stacked Gate-All-Around Nanosheet FETs

被引:10
|
作者
Sharma, Sanjay [1 ]
Sahay, Shubham [1 ]
Dey, Rik [1 ]
机构
[1] IIT Kanpur, Dept Elect Engn, Kanpur 208016, India
关键词
Field-effect-transistor (FET); gate-all-around (GAA); nanosheet (NS); parasitic capacitance; BETA-GA2O3; MOSFET; DOPED BETA-GA2O3; CHANNEL MOSFETS; POWER FIGURE; FIELD; PERFORMANCE;
D O I
10.1109/TED.2023.3281530
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Gate-all-around (GAA) nanosheet field-effect transistors (NSFETs) are hailed as the most promising architecture for the incessant scaling of MOSFETs to the sub-5-nm technology node and beyond. Although the GAA structure and the ultra-thin channel lead to a significantly improved static performance owing to the enhanced electrostatic integrity and higher immunity against the short-channel effects, the vertical stacking and the inherent 3-D-geometry result in a large parasitic capacitance and may degrade the dynamic performance. Therefore, it becomes imperative to analyze the parasitic capacitance components in GAA NSFETs and provide design guidelines for optimizing the dynamic performance. To this end, in this work, we have formulated an analytical model for the total gate parasitic capacitance in GAA NSFETs, considering contributions from different parasitic capacitance components. Furthermore, we have also investigated the variation in parasitic capacitance components with the structural parameters for design optimization of GAA NSFETs from a dynamic performance perspective. The result of the developed model is in good agreement with TCAD simulation result indicating the efficacy of the analytical model.
引用
收藏
页码:37 / 45
页数:9
相关论文
共 50 条
  • [1] Simulation of the effect of parasitic channel height on characteristics of stacked gate-all-around nanosheet FET
    Choi, Yunho
    Lee, Kitae
    Kim, Kyoung Yeon
    Kim, Sihyun
    Lee, Junil
    Lee, Ryoongbin
    Kim, Hyun-Min
    Song, Young Suh
    Kim, Sangwan
    Lee, Jong-Ho
    Park, Byung-Gook
    SOLID-STATE ELECTRONICS, 2020, 164
  • [2] Tunability of Parasitic Channel in Gate-All-Around Stacked Nanosheets
    Barraud, S.
    Previtali, B.
    Lapras, V.
    Vizioz, C.
    Hartmann, J. -M.
    Martinie, S.
    Lacord, J.
    Casse, M.
    Dourthe, L.
    Loup, V.
    Romano, G.
    Rambal, N.
    Chalupa, Z.
    Bernier, N.
    Audoit, G.
    Jannaud, A.
    Delaye, V.
    Balan, V.
    Rozeau, O.
    Ernst, T.
    Vinet, M.
    2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,
  • [3] Stacked gate-all-around nanosheet transistors with full-air-spacers for reducing parasitic capacitance to improve device and circuit performance
    Li, Lianlian
    Cao, Lei
    Zhang, Xuexiang
    Li, Qingkun
    Wu, Zhenhua
    Zhang, Meihe
    Bao, Yunjiao
    Wang, Peng
    Jiang, Renjie
    Du, Anyan
    Zhan, Qinzhu
    Yin, Huaxiang
    MICROELECTRONICS JOURNAL, 2025, 156
  • [4] Design study of gate-all-around vertically stacked nanosheet FETs for sub-7nm nodes
    E. Mohapatra
    T. P. Dash
    J. Jena
    S. Das
    C. K. Maiti
    SN Applied Sciences, 2021, 3
  • [5] Design study of gate-all-around vertically stacked nanosheet FETs for sub-7nm nodes
    Mohapatra, E.
    Dash, T. P.
    Jena, J.
    Das, S.
    Maiti, C. K.
    SN APPLIED SCIENCES, 2021, 3 (05):
  • [6] A Vertically Stacked Nanosheet Gate-All-Around FET for Biosensing Application
    Li, Cong
    Liu, Feichen
    Han, Ru
    Zhuang, Yiqi
    IEEE ACCESS, 2021, 9 : 63602 - 63610
  • [7] Gate-all-around Ge FETs
    Liu, C. W.
    Chen, Y. -T.
    Hsu, S. -H.
    SIGE, GE, AND RELATED COMPOUNDS 6: MATERIALS, PROCESSING, AND DEVICES, 2014, 64 (06): : 317 - 328
  • [8] Exploration of Negative Capacitance in Gate-All-Around Si Nanosheet Transistors
    Sakib, Fahimul Islam
    Hasan, Md. Azizul
    Hossain, Mainul
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (11) : 5236 - 5242
  • [9] Performance and Design Considerations for Gate-All-Around Stacked-NanoWires FETs
    Barraud, S.
    Lapras, V.
    Previtali, B.
    Samson, M. P.
    Lacord, J.
    Martinie, S.
    Jaud, M. -A.
    Athanasiou, S.
    Triozon, F.
    Rozeau, O.
    Hartmann, J. M.
    Vizioz, C.
    Comboroure, C.
    Andrieu, F.
    Barb, J. C.
    Vinet, M.
    Ernst, T.
    2017 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2017,
  • [10] Trans-capacitance modeling in junctionless gate-all-around nanowire FETs
    Jazaeri, Farzan
    Barbut, Lucian
    Sallese, Jean-Michel
    SOLID-STATE ELECTRONICS, 2014, 96 : 34 - 37