Design of area-efficient modified decoder-based imprecise multiplier for error-resilient applications

被引:0
|
作者
Anguraj, Parthibaraj [1 ]
Krishnan, Thiruvenkadam [1 ]
机构
[1] KRamakrishnan Coll Technol, Dept Elect & Commun Engn, Tiruchirappalli, Tamilnadu, India
来源
MICROELECTRONICS JOURNAL | 2023年 / 141卷
关键词
Imprecise circuits; Decoder algorithm; Area complexity; Accuracy metrics; Image processing; Smoothing and Sharpening; APPROXIMATE; 4-2; COMPRESSORS; LOW-POWER;
D O I
10.1016/j.mejo.2023.105957
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The imprecise multipliers are the building blocks of error-tolerated applications such as image processing. This article introduces area-efficient nxn approximation multipliers using a proposed 3-bit decoder logic algorithm. The theme of the work is to minimize the partial product rows effectively using the proposed algorithm, thereby simplifying the accumulation stage process. As a result, the suggested NxN imprecise multipliers reduce the design complexity. The suggested and existing circuits in the literature are simulated using the Cadence RTL compiler with TSMC 180 nm technology. Implementation outcomes indicate that the suggested 8 x 8 and one of the proposed 16 x 16 approximate multipliers achieve 46.70%, 45.96%, and 46.58%, 28.11% area and power reductions compared to the accurate multipliers. Compared with the exact multiplier, the suggested 8 x 8 approximate model reduces the Area-Delay Product (ADP) and Area-Delay-Power Product (ADPP) by 49.95% and 72.95%, respectively, with reasonable error metrics. Also, the proposed 16 x 16 approximate multipliers maintain a better performance balance between area demand and allowable error rate. Moreover, while extending in image multiplication, smoothing and sharpening, the 8 x 8 proposed approximate multiplier attains an acceptable mean structural similarity index value with less area requirement than previous approximate multiplier designs.
引用
收藏
页数:7
相关论文
共 50 条
  • [31] Design of an Energy-Efficient Approximate Compressor for Error-Resilient Multiplications
    Yi, Xilin
    Pei, Haoran
    Zhang, Ziji
    Zhou, Hang
    He, Yajuan
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [32] CORDIC based Novel Energy-efficient approximate DCT architecture for Error-resilient Applications
    Nawandar, Neha K.
    Satpute, Vishal R.
    2016 11TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2016, : 655 - 660
  • [33] DESIGN OF AN AREA-EFFICIENT HIGH-THROUGHPUT SHIFT-BASED LDPC DECODER
    Tang, Yun-Ching
    Wang, Hong-Ren
    Lin, Hongchin
    Huang, Jun-Zhe
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (06)
  • [34] Hardware-accuracy trade-offs for error-resilient applications using an ultra-efficient hybrid approximate multiplier
    Abad, Sudeh Shirkavand Saleh
    Moaiyeri, Mohammad Hossein
    JOURNAL OF SUPERCOMPUTING, 2023, 79 (03): : 3357 - 3372
  • [35] High-Speed and Area-Efficient LUT-Based BCD Multiplier Design
    Sworna, Zarrin Tasnim
    Ul Haque, Mubin
    Anisuzzaman, D. M.
    2018 4TH IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (IEEE WIECON-ECE 2018), 2018, : 33 - 36
  • [36] Design of Imprecise Multipliers by Using Approximate Technique for Error Resilient Applications
    Priyadharshni, M.
    Kumaravel, S.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (07)
  • [37] Hardware-accuracy trade-offs for error-resilient applications using an ultra-efficient hybrid approximate multiplier
    Sudeh Shirkavand Saleh Abad
    Mohammad Hossein Moaiyeri
    The Journal of Supercomputing, 2023, 79 : 3357 - 3372
  • [38] A VLSI design of a pipelining and area-efficient Reed-solomon decoder
    Wang, Wei-min
    Bi, Du-yan
    Du, Xing-min
    Ma, Lin-hua
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2007, E90D (08) : 1301 - 1303
  • [39] Area-efficient VLSI design of Reed-Solomon decoder for HDTV
    Information Engineering School, Beijing University of Science and Technology, Beijing 100083, China
    Jisuanji Gongcheng, 2006, 16 (11-13+28):
  • [40] An area-efficient iterative modified-booth multiplier based on self-timed clocking
    Shin, MC
    Kang, SH
    Park, IC
    2001 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD 2001, PROCEEDINGS, 2001, : 511 - 512