共 50 条
- [31] Design of an Energy-Efficient Approximate Compressor for Error-Resilient Multiplications 2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
- [32] CORDIC based Novel Energy-efficient approximate DCT architecture for Error-resilient Applications 2016 11TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2016, : 655 - 660
- [34] Hardware-accuracy trade-offs for error-resilient applications using an ultra-efficient hybrid approximate multiplier JOURNAL OF SUPERCOMPUTING, 2023, 79 (03): : 3357 - 3372
- [35] High-Speed and Area-Efficient LUT-Based BCD Multiplier Design 2018 4TH IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (IEEE WIECON-ECE 2018), 2018, : 33 - 36
- [37] Hardware-accuracy trade-offs for error-resilient applications using an ultra-efficient hybrid approximate multiplier The Journal of Supercomputing, 2023, 79 : 3357 - 3372
- [39] Area-efficient VLSI design of Reed-Solomon decoder for HDTV Jisuanji Gongcheng, 2006, 16 (11-13+28):
- [40] An area-efficient iterative modified-booth multiplier based on self-timed clocking 2001 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD 2001, PROCEEDINGS, 2001, : 511 - 512