Design of area-efficient modified decoder-based imprecise multiplier for error-resilient applications

被引:0
|
作者
Anguraj, Parthibaraj [1 ]
Krishnan, Thiruvenkadam [1 ]
机构
[1] KRamakrishnan Coll Technol, Dept Elect & Commun Engn, Tiruchirappalli, Tamilnadu, India
来源
MICROELECTRONICS JOURNAL | 2023年 / 141卷
关键词
Imprecise circuits; Decoder algorithm; Area complexity; Accuracy metrics; Image processing; Smoothing and Sharpening; APPROXIMATE; 4-2; COMPRESSORS; LOW-POWER;
D O I
10.1016/j.mejo.2023.105957
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The imprecise multipliers are the building blocks of error-tolerated applications such as image processing. This article introduces area-efficient nxn approximation multipliers using a proposed 3-bit decoder logic algorithm. The theme of the work is to minimize the partial product rows effectively using the proposed algorithm, thereby simplifying the accumulation stage process. As a result, the suggested NxN imprecise multipliers reduce the design complexity. The suggested and existing circuits in the literature are simulated using the Cadence RTL compiler with TSMC 180 nm technology. Implementation outcomes indicate that the suggested 8 x 8 and one of the proposed 16 x 16 approximate multipliers achieve 46.70%, 45.96%, and 46.58%, 28.11% area and power reductions compared to the accurate multipliers. Compared with the exact multiplier, the suggested 8 x 8 approximate model reduces the Area-Delay Product (ADP) and Area-Delay-Power Product (ADPP) by 49.95% and 72.95%, respectively, with reasonable error metrics. Also, the proposed 16 x 16 approximate multipliers maintain a better performance balance between area demand and allowable error rate. Moreover, while extending in image multiplication, smoothing and sharpening, the 8 x 8 proposed approximate multiplier attains an acceptable mean structural similarity index value with less area requirement than previous approximate multiplier designs.
引用
收藏
页数:7
相关论文
共 50 条
  • [21] Approximate Compressor-Based Multiplier Design Methodology for Error-Resilient Digital Signal Processing
    Yang, Zhixi
    Li, Xianbin
    Yang, Jun
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (14)
  • [22] Balancing precision and efficiency: an approximate multiplier with built-in error compensation for error-resilient applications
    Sayadi, Ladan
    Amirany, Abdolah
    Moaiyeri, Mohammad Hossein
    Timarchi, Somayeh
    JOURNAL OF SUPERCOMPUTING, 2025, 81 (01):
  • [23] VLSI Implementation of Area-Efficient Truncated Modified Booth Multiplier for Signal Processing Applications
    Vijeyakumar, K. N.
    Sumathy, V.
    Elango, S.
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2014, 39 (11) : 7795 - 7806
  • [24] VLSI Implementation of Area-Efficient Truncated Modified Booth Multiplier for Signal Processing Applications
    K. N. Vijeyakumar
    V. Sumathy
    S. Elango
    Arabian Journal for Science and Engineering, 2014, 39 : 7795 - 7806
  • [25] Design and realization of area-efficient approximate multiplier structures for
    Anguraj, Parthibaraj
    Krishnan, Thiruvenkadam
    MICROPROCESSORS AND MICROSYSTEMS, 2023, 102
  • [26] Power-Delay-Error-Efficient Approximate Adder for Error-Resilient Applications
    Kumar, Vinay
    Singh, Ankit
    Upadhyay, Shubham
    Kumar, Binod
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (10)
  • [27] Hardware-Efficient Multipliers With FPGA-Based Approximation for Error-Resilient Applications
    Guo, Yi
    Zhou, Qilin
    Chen, Xiu
    Sun, Heming
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, : 5919 - 5930
  • [28] LSHIM: Low-Power and Small-Area Inexact Multiplier for High-Speed Error-Resilient Applications
    Izadi, Azin
    Jamshidi, Vahid
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2025, 15 (01) : 94 - 104
  • [29] Energy-Efficient Logarithmic Square Rooter for Error-Resilient Applications
    Arya, Neelam
    Pattanaik, Manisha
    Sharma, G. K.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (11) : 1994 - 1997
  • [30] Power Efficient Approximate Multiplier Architectures for Error Resilient Applications
    Kumar, U. Anil
    Bikki, Pavankumar
    Veeramachaneni, Sreehari
    Ahmed, Syed Ershad
    2022 IEEE 19TH INDIA COUNCIL INTERNATIONAL CONFERENCE, INDICON, 2022,