Test Generation for Defect-Based Faults of Scan Flip-Flops

被引:1
|
作者
Nien, Yu-Teng [1 ]
Li, Chen-Hong [1 ]
Wu, Pei-Yin [1 ]
Wang, Yung-Jheng [1 ]
Wu, Kai-Chiang [2 ]
Chao, Mango C. -T. [1 ]
机构
[1] Natl Yang Ming Chiao Tung Univ, Inst Elect, Hsinchu, Taiwan
[2] Natl Yang Ming Chiao Tung Univ, Dept Comp Sci, Hsinchu, Taiwan
关键词
DETECTABILITY; ATPG;
D O I
10.1109/VTS56346.2023.10140039
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
When testing scan flip-flops (SFFs), chain test is first applied to ensure the functionality of scan chains and to detect the majority of stuck-at (SA) and transition delay (TD) faults along scan paths. However, there still exist some defects inside scan cells that cannot be effectively detected by chain test or conventional SA and TD patterns. This paper presents five cell-aware (CA) fault models to explicitly target the defects inside scan flip-flops. The proposed static shift (SS) and dynamic shift (DS) faults identify the defects detectable by chain test. For the defects escaping chain test, static single-capture (SSC) faults target the defects detectable when SFFs are in one-cycle capture mode, while static double-capture (SDC) and dynamic double-capture (DDC) faults target those detectable when SFFs are in two-cycle capture mode. The identified CA faults of SFFs are output in a format compatible with a commercial ATPG tool for pattern generation. Experimental results on large IWLS05 benchmarks demonstrate that our proposed faults cannot be fully covered by conventional SA and TD patterns and hence require dedicated test patterns to detect.
引用
收藏
页数:7
相关论文
共 50 条
  • [21] Selecting partial scan flip-flops for circuit partitioning
    Ono, Toshinobu
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1994, : 646 - 650
  • [22] Scan flip-flops with on-line testing ability with respect to input delay and crosstalk faults
    Metra, C
    Di Francescantonio, S
    Favalli, M
    Riccò, B
    MICROELECTRONICS JOURNAL, 2003, 34 (01) : 23 - 29
  • [23] Test Methodology for Defect-based Bridge Faults
    Hu, Yu-Pang
    Chang, Shuo-Wen
    Wu, Kai-Chiang
    Wang, Chi Chun
    Huang, Fu-Sheng
    Tang, Yi-Lun
    Chen, Yung-Chen
    Chen, Ming-Chien
    Chao, Mango C-T
    2020 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA 2020), 2020, : 106 - 111
  • [24] Test Methodology for Defect-Based Bridge Faults
    Chang, Shuo-Wen
    Nien, Yu-Teng
    Hu, Yu-Pang
    Wu, Kai-Chiang
    Wang, Chi-Chun
    Huang, Fu-Sheng
    Tang, Yi-Lun
    Chen, Yung-Chen
    Chen, Ming-Chien
    Chao, Mango C. -T.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (07) : 975 - 988
  • [25] Scan Chain Ordering to Reduce Test Data for BIST-Aided Scan Test Using Compatible Scan Flip-Flops
    Yotsuyanagi, Hiroyuki
    Yamamoto, Masayuki
    Hashizume, Masaki
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (01): : 10 - 16
  • [26] Improving testability for partial scan circuits based on partition and coupling of flip-flops
    Peng, XG
    Ma, JL
    ISTM/2001: 4TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1 AND 2, CONFERENCE PROCEEDINGS, 2001, : 1625 - 1628
  • [27] Layout driven selecting and chaining of partial scan flip-flops
    Chen, CS
    Lin, KH
    Hwang, TT
    33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 262 - 267
  • [28] Layout Driven Selection and Chaining of Partial Scan Flip-Flops
    Chau-Shen Chen
    Tingting Hwang
    Journal of Electronic Testing, 1998, 13 : 19 - 27
  • [29] Layout driven selection and chaining of partial scan flip-flops
    Chen, Chau-Shen
    Hwang, Tingting
    Journal of Electronic Testing: Theory and Applications (JETTA), 1998, 13 (01): : 19 - 27
  • [30] Layout driven selection and chaining of partial scan flip-flops
    Chen, CS
    Hwang, T
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1998, 13 (01): : 19 - 27