Test Generation for Defect-Based Faults of Scan Flip-Flops

被引:1
|
作者
Nien, Yu-Teng [1 ]
Li, Chen-Hong [1 ]
Wu, Pei-Yin [1 ]
Wang, Yung-Jheng [1 ]
Wu, Kai-Chiang [2 ]
Chao, Mango C. -T. [1 ]
机构
[1] Natl Yang Ming Chiao Tung Univ, Inst Elect, Hsinchu, Taiwan
[2] Natl Yang Ming Chiao Tung Univ, Dept Comp Sci, Hsinchu, Taiwan
关键词
DETECTABILITY; ATPG;
D O I
10.1109/VTS56346.2023.10140039
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
When testing scan flip-flops (SFFs), chain test is first applied to ensure the functionality of scan chains and to detect the majority of stuck-at (SA) and transition delay (TD) faults along scan paths. However, there still exist some defects inside scan cells that cannot be effectively detected by chain test or conventional SA and TD patterns. This paper presents five cell-aware (CA) fault models to explicitly target the defects inside scan flip-flops. The proposed static shift (SS) and dynamic shift (DS) faults identify the defects detectable by chain test. For the defects escaping chain test, static single-capture (SSC) faults target the defects detectable when SFFs are in one-cycle capture mode, while static double-capture (SDC) and dynamic double-capture (DDC) faults target those detectable when SFFs are in two-cycle capture mode. The identified CA faults of SFFs are output in a format compatible with a commercial ATPG tool for pattern generation. Experimental results on large IWLS05 benchmarks demonstrate that our proposed faults cannot be fully covered by conventional SA and TD patterns and hence require dedicated test patterns to detect.
引用
收藏
页数:7
相关论文
共 50 条
  • [41] METASTABILITY BEHAVIOR OF CMOS ASIC FLIP-FLOPS IN THEORY AND TEST
    HORSTMANN, JU
    EICHEL, HW
    COATES, RL
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (01) : 146 - 157
  • [42] Test Data Reduction for BIST-aided Scan Test Using Compatible Flip-flops and Shifting Inverter Code
    Ishikawa, Masashi
    Yotsuyanagi, Hiroyuki
    Hashizume, Masaki
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 163 - 166
  • [43] NEURAL NETWORK PROCESSING ELEMENTS AS A NEW GENERATION OF FLIP-FLOPS
    EBERBACH, E
    LECTURE NOTES IN COMPUTER SCIENCE, 1991, 497 : 687 - 698
  • [44] TEST FLIP-FLOPS GATES IN-CIRCUIT WITH THIS SIMPLE PROBE
    SPORRE, DL
    ELECTRONIC ENGINEER, 1969, 28 (01): : 96 - &
  • [45] DETECTING FET STUCK-OPEN FAULTS IN CMOS LATCHES AND FLIP-FLOPS
    REDDY, MK
    REDDY, SM
    IEEE DESIGN & TEST OF COMPUTERS, 1986, 3 (05): : 17 - 26
  • [46] Design of Defect and Fault-Tolerant Nonvolatile Spintronic Flip-Flops
    Bishnoi, Rajendra
    Oboril, Fabian
    Tahoori, Mehdi B.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (04) : 1421 - 1432
  • [47] SENSOR ARRAY WITH A/D CONVERSION BASED ON FLIP-FLOPS
    LIAN, W
    WOUTERS, SE
    AUPERS, DA
    SARRO, PM
    SENSORS AND ACTUATORS A-PHYSICAL, 1990, 22 (1-3) : 592 - 597
  • [48] ANALYSIS OF TERNARY SEQUENTIAL CIRCUITS BASED ON TERNARY FLIP-FLOPS
    陈偕雄
    吴浩敏
    ChineseScienceBulletin, 1990, (07) : 541 - 545
  • [49] Adiabatic Flip-Flops Based on CPAL with Channel Length Bias
    Hu, Jianping
    Zhang, Yu
    2011 INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND CONTROL (ICECC), 2011, : 2502 - 2505
  • [50] AN ARRAY OF LIGHT-INTENSITY SENSORS BASED ON FLIP-FLOPS
    LIAN, W
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1988, 35 (12) : 2447 - 2447