Test Generation for Defect-Based Faults of Scan Flip-Flops

被引:1
|
作者
Nien, Yu-Teng [1 ]
Li, Chen-Hong [1 ]
Wu, Pei-Yin [1 ]
Wang, Yung-Jheng [1 ]
Wu, Kai-Chiang [2 ]
Chao, Mango C. -T. [1 ]
机构
[1] Natl Yang Ming Chiao Tung Univ, Inst Elect, Hsinchu, Taiwan
[2] Natl Yang Ming Chiao Tung Univ, Dept Comp Sci, Hsinchu, Taiwan
关键词
DETECTABILITY; ATPG;
D O I
10.1109/VTS56346.2023.10140039
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
When testing scan flip-flops (SFFs), chain test is first applied to ensure the functionality of scan chains and to detect the majority of stuck-at (SA) and transition delay (TD) faults along scan paths. However, there still exist some defects inside scan cells that cannot be effectively detected by chain test or conventional SA and TD patterns. This paper presents five cell-aware (CA) fault models to explicitly target the defects inside scan flip-flops. The proposed static shift (SS) and dynamic shift (DS) faults identify the defects detectable by chain test. For the defects escaping chain test, static single-capture (SSC) faults target the defects detectable when SFFs are in one-cycle capture mode, while static double-capture (SDC) and dynamic double-capture (DDC) faults target those detectable when SFFs are in two-cycle capture mode. The identified CA faults of SFFs are output in a format compatible with a commercial ATPG tool for pattern generation. Experimental results on large IWLS05 benchmarks demonstrate that our proposed faults cannot be fully covered by conventional SA and TD patterns and hence require dedicated test patterns to detect.
引用
收藏
页数:7
相关论文
共 50 条
  • [1] Partial reset and scan for flip-flops based on states requirement for test generation
    Liang, HC
    Lee, CL
    Chen, JE
    16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 341 - 346
  • [2] IDDQ test pattern generation for scan chain latches and flip-flops
    Makar, SR
    McCluskey, EJ
    IEEE INTERNATIONAL WORKSHOP ON IDDQ TESTING, DIGEST OF PAPERS, 1997, : 2 - 6
  • [3] Reducing test application time by scan flip-flops sharing
    Chan, SC
    Lee, KJ
    Wu, ZZ
    Jone, WB
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2000, 147 (01): : 42 - 48
  • [4] Level Converting Scan Flip-Flops
    Li, Katherine Shu-Min
    Hsieh, Ming-Hua
    Wang, Sying-Jyan
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 2505 - +
  • [5] SCAN DESIGN USING STANDARD FLIP-FLOPS
    REDDY, SM
    DANDAPANI, R
    IEEE DESIGN & TEST OF COMPUTERS, 1987, 4 (01): : 52 - 54
  • [6] ATPG for scan chain latches and flip-flops
    Makar, SR
    McCluskey, EJ
    15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, : 364 - 369
  • [7] An LSSD Compliant Scan Cell for Flip-Flops
    Juracy, Leonardo R.
    Moreira, Matheus T.
    Kuentzer, Felipe A.
    Moraes, Fernando G.
    Amory, Alexandre M.
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [8] Flip-flops fanout splitting in scan designs
    Ladnushkin, Maxim
    2020 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2020,
  • [9] On Applying Scan Based Structural Test for Designs with Dual-Edge Triggered Flip-Flops
    Lin, Xijiang
    2017 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2017,
  • [10] A layout-based approach for ordering scan chain flip-flops
    Makar, S
    INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 341 - 347