Single-Power-Supply Six-Transistor CMOS SRAM Enabling Low-Voltage Writing, Low-Voltage Reading, and Low Standby Power Consumption

被引:0
|
作者
Enomoto, Tadayoshi [1 ]
Kobayashi, Nobuaki [2 ]
机构
[1] Chuo Univ, Tokyo 1128551, Japan
[2] Nihon Univ, Funabashi 2748501, Japan
关键词
complementary metal-oxide-semiconductor (CMOS); static random-access memory (SRAM); write margin; read margin; standby power consumption; leakage current; minimum supply voltage; area over-head; self-controllable voltage level circuit; single power source; OPERATION;
D O I
10.1587/transele.2022ECP5053
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We developed a self-controllable voltage level (SVL) circuit and applied this circuit to a single-power-supply, six-transistor complementary metal-oxide-semiconductor static random-access memory (SRAM) to not only improve both write and read performances but also to achieve low standby power and data retention (holding) capability. The SVL circuit comprises only three MOSFETs (i.e., pull-up, pull-down and bypass MOSFETs). The SVL circuit is able to adaptively generate both optimal memory cell voltages and word line voltages depending on which mode of operation (i.e., write, read or hold operation) was used. The write margin (V-WM) and read margin (V-RM) of the developed (dvlp) SRAM at a supply voltage (V-DD) of 1 V were 0.470 and 0.1923 V, respectively. These values were 1.309 and 2.093 times VWM and VRM of the conventional (conv) SRAM, respectively. At a large threshold voltage (V-t) variability (= +6 sigma), the minimum power supply voltage (V-Min) for the write operation of the conv SRAM was 0.37 V, whereas it decreased to 0.22 V for the dvlp SRAM. V-Min for the read operation of the conv SRAM was 1.05 V when the Vt variability (= -6 sigma) was large, but the dvlp SRAM lowered it to 0.41 V. These results show that the SVL circuit expands the operating voltage range for both write and read operations to lower voltages. The dvlp SRAM reduces the standby power consumption (P-ST) while retaining data. The measured P-ST of the 2k-bit, 90-nm dvlp SRAM was only 0.957 mu W at V-DD = 1.0 V, which was 9.46% of P-ST of the conv SRAM (10.12 mu W). The Si area overhead of the SVL circuits was only 1.383% of the dvlp SRAM.
引用
收藏
页码:466 / 476
页数:11
相关论文
共 50 条
  • [41] Asymmetric Interleaving in Low-Voltage CMOS Power Management With Multiple Supply Rails
    Schuck, Marcel
    Ho, Aaron D.
    Pilawa-Podgurski, Robert C. N.
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2017, 32 (01) : 715 - 722
  • [42] Low-voltage low-power CMOS oscillator with low temperature and process sensitivity
    De Vita, Giuseppe
    Marraccini, Francesco
    Iannaccone, Giuseppe
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2152 - 2155
  • [43] Temperature distribution in the cells of low-voltage power VDMOS transistor
    Pavlovic, Z
    Manic, I
    Prijic, Z
    Stojadinovic, N
    MICROELECTRONICS JOURNAL, 1999, 30 (02) : 109 - 113
  • [44] Research on Producing Low-power Low-voltage DC Power Supply with High-voltage Power Bus
    Liu, Yu-Hong
    PROCEEDINGS OF INTERNATIONAL CONFERENCE ON SMART GRID AND CLEAN ENERGY TECHNOLOGIES (ICSGCE 2011), 2011, 12
  • [45] A low-voltage low-power CMOS sample-and-hold circuit
    Zheng, XY
    Guo, SB
    Wang, J
    Qiu, YL
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 552 - 555
  • [46] Development of Power Circuit of the Ultrasonic Generator with Low-Voltage Power Supply
    Khmelev, Vladimir N.
    Barsukov, Roman, V
    Genne, Dmitry, V
    Ilchenko, Evgeniy, V
    2018 19TH INTERNATIONAL CONFERENCE OF YOUNG SPECIALISTS ON MICRO/NANOTECHNOLOGIES AND ELECTRON DEVICES (EDM 2018), 2018, : 322 - 326
  • [47] A Low-Power Low-Voltage CMOS Thyristor Based Delay Element
    Manjunath, P., V
    Baghyalakshmi, H. R.
    Venkatesha, M. K.
    2009 SECOND INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING AND TECHNOLOGY (ICETET 2009), 2009, : 716 - +
  • [48] A Low-Power Low-Voltage CMOS Resistance-to-Period Converter
    Alvarez-Simon, L. E.
    Sanz-Pascual, M. T.
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 610 - 613
  • [49] STABILIZED LOW-VOLTAGE POWER SUPPLIES
    GOLOVIN, OP
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1964, (FEB) : 698 - &
  • [50] LOW-VOLTAGE POWER FUSES.
    Palko, Ed
    Plant Engineering (Barrington, Illinois), 1975, 29 (22): : 44 - 49