Single-Power-Supply Six-Transistor CMOS SRAM Enabling Low-Voltage Writing, Low-Voltage Reading, and Low Standby Power Consumption

被引:0
|
作者
Enomoto, Tadayoshi [1 ]
Kobayashi, Nobuaki [2 ]
机构
[1] Chuo Univ, Tokyo 1128551, Japan
[2] Nihon Univ, Funabashi 2748501, Japan
关键词
complementary metal-oxide-semiconductor (CMOS); static random-access memory (SRAM); write margin; read margin; standby power consumption; leakage current; minimum supply voltage; area over-head; self-controllable voltage level circuit; single power source; OPERATION;
D O I
10.1587/transele.2022ECP5053
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We developed a self-controllable voltage level (SVL) circuit and applied this circuit to a single-power-supply, six-transistor complementary metal-oxide-semiconductor static random-access memory (SRAM) to not only improve both write and read performances but also to achieve low standby power and data retention (holding) capability. The SVL circuit comprises only three MOSFETs (i.e., pull-up, pull-down and bypass MOSFETs). The SVL circuit is able to adaptively generate both optimal memory cell voltages and word line voltages depending on which mode of operation (i.e., write, read or hold operation) was used. The write margin (V-WM) and read margin (V-RM) of the developed (dvlp) SRAM at a supply voltage (V-DD) of 1 V were 0.470 and 0.1923 V, respectively. These values were 1.309 and 2.093 times VWM and VRM of the conventional (conv) SRAM, respectively. At a large threshold voltage (V-t) variability (= +6 sigma), the minimum power supply voltage (V-Min) for the write operation of the conv SRAM was 0.37 V, whereas it decreased to 0.22 V for the dvlp SRAM. V-Min for the read operation of the conv SRAM was 1.05 V when the Vt variability (= -6 sigma) was large, but the dvlp SRAM lowered it to 0.41 V. These results show that the SVL circuit expands the operating voltage range for both write and read operations to lower voltages. The dvlp SRAM reduces the standby power consumption (P-ST) while retaining data. The measured P-ST of the 2k-bit, 90-nm dvlp SRAM was only 0.957 mu W at V-DD = 1.0 V, which was 9.46% of P-ST of the conv SRAM (10.12 mu W). The Si area overhead of the SVL circuits was only 1.383% of the dvlp SRAM.
引用
收藏
页码:466 / 476
页数:11
相关论文
共 50 条
  • [21] A streamer chamber with a low-voltage power supply
    Mikhailov, VA
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1996, 39 (06) : 799 - 804
  • [22] Low-voltage low-power CMOS RF low noise amplifier
    Salama, Mohammed K.
    Soliman, Ahmed M.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2009, 63 (06) : 478 - 482
  • [23] Design of Low-Voltage and Low-Power Cryogenic CMOS Voltage Reference Circuits
    Wen, Minda
    McCarthy, Kevin G.
    O'Connell, Ivan
    Salgado, Gerardo Molina
    2024 IEEE 67TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, MWSCAS 2024, 2024, : 1016 - 1020
  • [24] A low-voltage low-power threshold voltage monitor for CMOS process sensing
    de Carvalho Ferreira, Luis Henrique
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 68 (01) : 51 - 57
  • [25] An ultra low-voltage ultra low-power CMOS threshold voltage reference
    Ferreira, Luis H. C.
    Pimenta, Tales C.
    Moreno, Robson L.
    IEICE TRANSACTIONS ON ELECTRONICS, 2007, E90C (10): : 2044 - 2050
  • [26] A low-voltage low-power CMOS voltage reference based on subthreshold MOSFETs
    Wang Honglai
    Zhang Xiaoxing
    Dai Yujie
    Lu Yingjie
    Matsuoka, Toshimasa
    Wang Jun
    Taniguchi, Kenji
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (08)
  • [27] A low-voltage low-power threshold voltage monitor for CMOS process sensing
    Luís Henrique de Carvalho Ferreira
    Analog Integrated Circuits and Signal Processing, 2011, 68 : 51 - 57
  • [28] CMOS output stages for low-voltage power supplies
    Palmisano, G
    Palumbo, G
    Salerno, R
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (02): : 96 - 104
  • [29] A low-voltage low-power CMOS voltage reference based on subthreshold MOSFETs
    王洪来
    张小兴
    戴宇杰
    吕英杰
    Toshimasa Matsuoka
    Kenji Taniguchi
    半导体学报, 2011, 32 (08) : 118 - 121
  • [30] Leakage power reduction in low-voltage CMOS designs
    Purdue Univ, West Lafayette, United States
    Proc IEEE Int Conf Electron Circuits Syst, (167-173):