Single-Power-Supply Six-Transistor CMOS SRAM Enabling Low-Voltage Writing, Low-Voltage Reading, and Low Standby Power Consumption

被引:0
|
作者
Enomoto, Tadayoshi [1 ]
Kobayashi, Nobuaki [2 ]
机构
[1] Chuo Univ, Tokyo 1128551, Japan
[2] Nihon Univ, Funabashi 2748501, Japan
关键词
complementary metal-oxide-semiconductor (CMOS); static random-access memory (SRAM); write margin; read margin; standby power consumption; leakage current; minimum supply voltage; area over-head; self-controllable voltage level circuit; single power source; OPERATION;
D O I
10.1587/transele.2022ECP5053
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We developed a self-controllable voltage level (SVL) circuit and applied this circuit to a single-power-supply, six-transistor complementary metal-oxide-semiconductor static random-access memory (SRAM) to not only improve both write and read performances but also to achieve low standby power and data retention (holding) capability. The SVL circuit comprises only three MOSFETs (i.e., pull-up, pull-down and bypass MOSFETs). The SVL circuit is able to adaptively generate both optimal memory cell voltages and word line voltages depending on which mode of operation (i.e., write, read or hold operation) was used. The write margin (V-WM) and read margin (V-RM) of the developed (dvlp) SRAM at a supply voltage (V-DD) of 1 V were 0.470 and 0.1923 V, respectively. These values were 1.309 and 2.093 times VWM and VRM of the conventional (conv) SRAM, respectively. At a large threshold voltage (V-t) variability (= +6 sigma), the minimum power supply voltage (V-Min) for the write operation of the conv SRAM was 0.37 V, whereas it decreased to 0.22 V for the dvlp SRAM. V-Min for the read operation of the conv SRAM was 1.05 V when the Vt variability (= -6 sigma) was large, but the dvlp SRAM lowered it to 0.41 V. These results show that the SVL circuit expands the operating voltage range for both write and read operations to lower voltages. The dvlp SRAM reduces the standby power consumption (P-ST) while retaining data. The measured P-ST of the 2k-bit, 90-nm dvlp SRAM was only 0.957 mu W at V-DD = 1.0 V, which was 9.46% of P-ST of the conv SRAM (10.12 mu W). The Si area overhead of the SVL circuits was only 1.383% of the dvlp SRAM.
引用
收藏
页码:466 / 476
页数:11
相关论文
共 50 条
  • [31] Design of CMOS OTAs for Low-Voltage and Low-Power Application
    Tanaka, Hisashi
    Tanno, Koichi
    Tamura, Hiroki
    Murao, Kenji
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (11): : 3385 - 3388
  • [32] Low-voltage low-power accurate CMOS VT extractor
    Fikos, G
    Siskos, S
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2001, 48 (06) : 626 - 628
  • [33] Performances of low-voltage, low-power SOI CMOS technology
    Colinge, JP
    1997 21ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS - PROCEEDINGS, VOLS 1 AND 2, 1997, : 229 - 236
  • [34] CMOS/SOI technologies for low-power and low-voltage circuits
    Pelloie, JL
    Raynaud, C
    Faynot, O
    Grouillet, A
    de Pontcharra, JD
    MICROELECTRONIC ENGINEERING, 1999, 48 (1-4) : 327 - 334
  • [35] Low-voltage low-power CMOS IF programmable gain amplifier
    Calvo, B.
    Celma, S.
    Sanz, M. T.
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 276 - +
  • [36] Low-voltage low-power CMOS programmable gain amplifier
    Calvo, B.
    Sanz, M. T.
    Celma, S.
    PROCEEDINGS OF THE 6TH INTERNATIONAL CARIBBEAN CONFERENCE ON DEVICES, CIRCUITS, AND SYSTEMS, 2006, : 101 - +
  • [37] Power-supply sequencing for low-voltage processors
    Rush, B
    EDN, 2000, 45 (18) : 115 - +
  • [38] Asymmetric Interleaving in Low-Voltage CMOS Power Management With Multiple Supply Rails
    Ho, Aaron D.
    Schuck, Marcel
    Pilawa-Podgurski, Robert C. N.
    2014 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2014, : 365 - 372
  • [39] A Low-Voltage CMOS Bandgap Reference Circuit With Improved Power Supply Rejection
    Mohieldin, Ahmed N.
    Elbahr, Haidi
    Hegazi, Emad
    Mostafa, Marwa
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 343 - 346
  • [40] A CMOS voltage reference based on threshold voltage for ultra low-voltage and ultra low-power
    Ferreira, LHDC
    Pimenta, TC
    17th ICM 2005: 2005 International Conference on Microelectronics, Proceedings, 2005, : 10 - 12