Design of highly stable, high speed and low power 10T SRAM cell in 18-nm FinFET technology

被引:4
|
作者
Kumar, Appikatla Phani [1 ]
Lorenzo, Rohit [1 ]
机构
[1] VIT AP Univ, Sch Elect Engn, Amaravati 52237, AP, India
来源
ENGINEERING RESEARCH EXPRESS | 2023年 / 5卷 / 03期
关键词
SRAM; near threshold; low power; FinFET; static noise margin; stability; LOW LEAKAGE; CIRCUIT;
D O I
10.1088/2631-8695/acefac
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Many scientists are working to develop a static random-access memory (SRAM) cell that used little power and has good stability and speed. This work introduces a fin field effect transistor developed SRAM cell with 10 transistors (10T FinFET SRAM). A cross connected standard inverter and schmitt-trigger inverter is used in the proposed 10T FinFET SRAM cell. We introduce the schmitt trigger based SRAM cell with single-ended read decoupled and feedback-cutting approaches to enhance the static noise margin (SNM) and access time of the SRAM cell. The proposed cell's power utilization is decreased with the help of stacked N-FinFETs. For determining the relative performance of the proposed 10T FinFET SRAM cell design in terms of fundamental design metrics, it has also been compared with some of the current SRAM cells, including 6T, SBL9T SRAM, 10T SRAM, and DS10T SRAM. The simulation results at 0.6V demonstrate that the suggested design achieves low power utilization when Reading, writing and hold modes of operation in comparison to the aforementioned bit cells. It maintains a high SNM during all operations. The suggested cell is the one with fastest read access. The simulation is carried out with cadence tool using FinFET 18 nm technology.
引用
收藏
页数:9
相关论文
共 50 条
  • [41] A robust and low-power near-threshold SRAM in 10-nm FinFET technology
    Ensan, Sina Sayyah
    Moaiyeri, Mohammad Hossein
    Hessabi, Shaahin
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 94 (03) : 497 - 506
  • [42] A new low-power 10T SRAM cell with improved read SNM
    Pasandi, Ghasem
    Jafari, Mohsen
    Imani, Mohsen
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2015, 102 (10) : 1621 - 1633
  • [43] A FinFET-based low-power, stable 8T SRAM cell with high yield
    Mani, Elangovan
    Nimmagadda, Padmaja
    Basha, Shaik Javid
    El-Meligy, Mohammed A.
    Mahmoud, Haitham A.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 175
  • [44] A near-threshold 10T differential SRAM cell with high read and write margins for tri-gated FinFET technology
    Limachia, Mitesh
    Thakker, Rajesh
    Kothari, Nikhil
    INTEGRATION-THE VLSI JOURNAL, 2018, 61 : 125 - 137
  • [45] Design and Modelling of 6T FinFET SRAM in 18nm
    Vijayalakshmi, V.
    Naik, B. Mohan Kumar
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONICS SYSTEMS (ICCES 2018), 2018, : 208 - 211
  • [46] A Novel Low-Power and Soft Error Recovery 10T SRAM Cell
    Liu, Changjun
    Liu, Hongxia
    Yang, Jianye
    MICROMACHINES, 2023, 14 (04)
  • [47] A highly stable reliable SRAM cell design for low power applications
    Pal, Soumitra
    Bose, Subhankar
    Ki, Wing-Hung
    Islam, Aminul
    MICROELECTRONICS RELIABILITY, 2020, 105
  • [48] 10nm FINFET Technology for Low Power and High Performance Applications
    Guo, D.
    Shang, H.
    Seo, K.
    Haran, B.
    Standaert, T.
    Gupta, D.
    Alptekin, E.
    Bae, D.
    Bae, G.
    Chanemougame, D.
    Cheng, K.
    Cho, J.
    Hamieh, B.
    Hong, J.
    Hook, T.
    Jung, J.
    Kambhampati, R.
    Kim, B.
    Kim, H.
    Kim, K.
    Kim, T.
    Liu, D.
    Mallela, H.
    Montanini, P.
    Mottura, M.
    Nam, S.
    Ok, L.
    Park, Y.
    Paul, A.
    Prindle, C.
    Ramachandran, R.
    Sardesai, V.
    Scholze, A.
    Seo, S.
    Southwick, R.
    Strane, J.
    Sun, X.
    Tsutsui, G.
    Tripathi, N.
    Vega, R.
    Weybright, M.
    Xie, R.
    Yeh, C.
    Bu, H.
    Burns, S.
    Canaperi, D.
    Celik, M.
    Colburn, M.
    Jagannathan, H.
    Kanakasabaphthy, S.
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [49] Characterization of a novel 10T SRAM cell with improved data stability and delay performance for 20-nm tri-gated FinFET technology
    Limachia, Mitesh Jethabhai
    Thakker, Rajesh A.
    Kothari, Nikhil J.
    CIRCUIT WORLD, 2018, 44 (04) : 187 - 194
  • [50] Design of highly reliable energy-efficient SEU tolerant 10T SRAM cell
    Kumar, C. I.
    Anand, B.
    ELECTRONICS LETTERS, 2018, 54 (25) : 1423 - 1424