Design of highly stable, high speed and low power 10T SRAM cell in 18-nm FinFET technology

被引:4
|
作者
Kumar, Appikatla Phani [1 ]
Lorenzo, Rohit [1 ]
机构
[1] VIT AP Univ, Sch Elect Engn, Amaravati 52237, AP, India
来源
ENGINEERING RESEARCH EXPRESS | 2023年 / 5卷 / 03期
关键词
SRAM; near threshold; low power; FinFET; static noise margin; stability; LOW LEAKAGE; CIRCUIT;
D O I
10.1088/2631-8695/acefac
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Many scientists are working to develop a static random-access memory (SRAM) cell that used little power and has good stability and speed. This work introduces a fin field effect transistor developed SRAM cell with 10 transistors (10T FinFET SRAM). A cross connected standard inverter and schmitt-trigger inverter is used in the proposed 10T FinFET SRAM cell. We introduce the schmitt trigger based SRAM cell with single-ended read decoupled and feedback-cutting approaches to enhance the static noise margin (SNM) and access time of the SRAM cell. The proposed cell's power utilization is decreased with the help of stacked N-FinFETs. For determining the relative performance of the proposed 10T FinFET SRAM cell design in terms of fundamental design metrics, it has also been compared with some of the current SRAM cells, including 6T, SBL9T SRAM, 10T SRAM, and DS10T SRAM. The simulation results at 0.6V demonstrate that the suggested design achieves low power utilization when Reading, writing and hold modes of operation in comparison to the aforementioned bit cells. It maintains a high SNM during all operations. The suggested cell is the one with fastest read access. The simulation is carried out with cadence tool using FinFET 18 nm technology.
引用
收藏
页数:9
相关论文
共 50 条
  • [21] Single Bit -Line 10T SRAM cell for Low power and High SNM
    Banga, Himanshu
    Agarwal, Dheeraj
    2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 433 - 438
  • [22] Design and Analysis of Schmitt Trigger Based 10T SRAM in 32 nm Technology
    Rajput, Amit Singh
    Pattanaik, Manisha
    Tiwari, R. K.
    2017 3RD IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2017, : 234 - 237
  • [23] Analysis of Different SRAM Cell Topologies and Design of 10T SRAM Cell with Improved Read Speed
    Saxena, Nikhil
    Soni, Sonal
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2016, 11 (01): : 41 - 51
  • [24] SOI FinFET Based 10T SRAM Cell Design against Short Channel Effects
    Sudha, D.
    Rani, Ch. Santhi
    Ijjada, Sreenivasa Rao
    ACTA PHYSICA POLONICA A, 2019, 135 (04) : 702 - 704
  • [25] Design of an AAM 6T-SRAM Cell Variation in the Supply Voltage for Low Power Dissipation and High Speed Applications using 20nm Finfet Technology
    Satheesh, Bharatha
    Benakop, Prabhu
    PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT-2020), 2020, : 1080 - 1086
  • [26] Design of a Bit-Interleaved Low Power 10T SRAM Cell with Enhanced Stability
    Kumar, Manoj R.
    Sridevi, P., V
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (08)
  • [27] Noise Voltage Apportioned a New Reliability Concern in Low Power 10T SRAM Cell Using FinFET Device
    Sable, Varun
    Akashe, Shyam
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2015, 10 (06) : 745 - 748
  • [28] A 7T high stable and low power SRAM cell design using QG-SNS FinFET
    Ruhil, Shaifali
    Khanna, Vandana
    Dutta, Umesh
    Shukla, Neeraj Kumar
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 168
  • [29] New SRAM Cell Design for Low Power and High Reliability using 32nm Independent Gate FinFET Technology
    Kim, Young Bok
    Kim, Yong-Bin
    Lombardi, Fabrizio
    IEEE INTERNATIONAL WORKSHOP ON DESIGN AND TEST OF NANO DEVICES, CIRCUITS AND SYSTEMS, PROCEEDINGS, 2008, : 25 - 28
  • [30] Single-Ended 10T SRAM Cell with High Yield and Low Standby Power
    Shakouri, Erfan
    Ebrahimi, Behzad
    Eslami, Nima
    Chahardori, Mohammad
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (07) : 3479 - 3499