Design of highly stable, high speed and low power 10T SRAM cell in 18-nm FinFET technology

被引:4
|
作者
Kumar, Appikatla Phani [1 ]
Lorenzo, Rohit [1 ]
机构
[1] VIT AP Univ, Sch Elect Engn, Amaravati 52237, AP, India
来源
ENGINEERING RESEARCH EXPRESS | 2023年 / 5卷 / 03期
关键词
SRAM; near threshold; low power; FinFET; static noise margin; stability; LOW LEAKAGE; CIRCUIT;
D O I
10.1088/2631-8695/acefac
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Many scientists are working to develop a static random-access memory (SRAM) cell that used little power and has good stability and speed. This work introduces a fin field effect transistor developed SRAM cell with 10 transistors (10T FinFET SRAM). A cross connected standard inverter and schmitt-trigger inverter is used in the proposed 10T FinFET SRAM cell. We introduce the schmitt trigger based SRAM cell with single-ended read decoupled and feedback-cutting approaches to enhance the static noise margin (SNM) and access time of the SRAM cell. The proposed cell's power utilization is decreased with the help of stacked N-FinFETs. For determining the relative performance of the proposed 10T FinFET SRAM cell design in terms of fundamental design metrics, it has also been compared with some of the current SRAM cells, including 6T, SBL9T SRAM, 10T SRAM, and DS10T SRAM. The simulation results at 0.6V demonstrate that the suggested design achieves low power utilization when Reading, writing and hold modes of operation in comparison to the aforementioned bit cells. It maintains a high SNM during all operations. The suggested cell is the one with fastest read access. The simulation is carried out with cadence tool using FinFET 18 nm technology.
引用
收藏
页数:9
相关论文
共 50 条
  • [31] Single-Ended 10T SRAM Cell with High Yield and Low Standby Power
    Erfan Shakouri
    Behzad Ebrahimi
    Nima Eslami
    Mohammad Chahardori
    Circuits, Systems, and Signal Processing, 2021, 40 : 3479 - 3499
  • [32] Design of FinFET based low power, high speed hybrid decoder for SRAM
    Leavline, Epiphany Jebamalar
    Sujitha, Somasekaran
    MICROELECTRONICS JOURNAL, 2022, 126
  • [33] Process Variation Tolerant FinFET Based Robust Low Power SRAM Cell Design at 32 nm Technology
    Raj, Balwinder
    Mitra, Jatin
    Bihani, Deepak Kumar
    Rangharajan, V.
    Saxena, A. K.
    Dasgupta, S.
    JOURNAL OF LOW POWER ELECTRONICS, 2011, 7 (02) : 163 - 171
  • [34] A Design of Highly Stable and Low-Power SRAM Cell
    Upadhyay, P.
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    Yalla, Navyavani
    ADVANCES IN COMPUTER COMMUNICATION AND COMPUTATIONAL SCIENCES, VOL 1, 2019, 759 : 281 - 289
  • [35] Low Power and Suppressed Noise 6T, 7T SRAM Cell Using 18 nm FinFET
    T. Santosh Kumar
    Suman Lata Tripathi
    Wireless Personal Communications, 2023, 130 : 103 - 112
  • [36] Low Power and Suppressed Noise 6T, 7T SRAM Cell Using 18 nm FinFET
    Kumar, T. Santosh
    Tripathi, Suman Lata
    WIRELESS PERSONAL COMMUNICATIONS, 2023, 130 (01) : 103 - 112
  • [38] Low Power SRAM Design using Independent Gate FinFET at 30nm Technology
    Chodankar, Prathamesh
    Gangad, Ajit
    Suryavanshi, Indraneel
    2014 First International Conference on Computational Systems and Communications (ICCSC), 2014, : 52 - 56
  • [39] Design and statistical analysis of low power and high speed 10T static random access memory cell
    Prasad, Govind
    Kumari, Neha
    Mandi, Bipin Chandra
    Ali, Maifuz
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (08) : 1319 - 1328
  • [40] A robust and low-power near-threshold SRAM in 10-nm FinFET technology
    Sina Sayyah Ensan
    Mohammad Hossein Moaiyeri
    Shaahin Hessabi
    Analog Integrated Circuits and Signal Processing, 2018, 94 : 497 - 506