0.45-mW 2.35-3.0 GHz Multiplying DLL with Calibration Loop in 28nm CMOS FD-SOI

被引:1
|
作者
Asprilla, Andres [1 ,2 ]
Cathelin, Andreia [1 ]
Deval, Yann [2 ]
机构
[1] STMicroelect, Crolles, France
[2] Univ Bordeaux, Bordeaux INP, UMR CNRS 5218, IMS Lab, Bordeaux, France
关键词
Ring Oscillators; frequency synthesizers; body biasing; FD-SOI technology; delay-locked loop; phase-locked loop;
D O I
10.1109/ESSCIRC59616.2023.10268768
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design and measurement results of an sub-half-mW frequency synthesizer, composed of a multiplying delay-locked loop (MDLL), which reduces the phase noise of a standard ring oscillator. The proposed circuit takes advantage of the low-jitter and high loop bandwidth characteristic of the MDLLs, and has the particular feature of being able to lock to any external reference frequency between 50 and 100 MHz. It is known from the previous state-of-the-art implementations that the reference spur degrades the output spectrum. In this work, an ultra-low-power spur reduction circuit is proposed to improve the spectral purity of the output spectrum, achieving -47.2 dBc of spur rejection, measured for 10 chips. For 456 mu W of power consumption, 2.5 ps of RMS jitter, the proposed solution presents a Figure of merit (FoM) of -235 dB, being suitable for ultra-low-power IoT applications.
引用
收藏
页码:269 / 272
页数:4
相关论文
共 50 条
  • [1] Total dose effects of 28nm FD-SOI CMOS transistors
    Kuang, Yong
    Bu, Jianhui
    Li, Bo
    Gao, Linchun
    Liang, Chunping
    Han, Zhengsheng
    Luo, Jiajun
    2018 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2018,
  • [2] An LO Frequency Tripler with Phase Shifter and Detector in 28nm FD-SOI CMOS for 28-GHz Transceivers
    Gannedahl, Rikard
    Sjoland, Henrik
    2021 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2021,
  • [3] A Reconfigurable 2.4GHz Power Amplifier for Polar Transmitters in 28nm FD-SOI CMOS technology
    Gkoutis, Panagiotis
    Kolios, Vasilis
    Kalivas, Grigorios
    2019 27TH TELECOMMUNICATIONS FORUM (TELFOR 2019), 2019, : 474 - 477
  • [4] Avalanche Transient Simulations of SPAD integrated in 28nm FD-SOI CMOS Technology
    Issartel, D.
    Gao, S.
    Hagen, S.
    Pittet, P.
    Cellier, R.
    Golanski, D.
    Cathelin, A.
    Calmon, F.
    2021 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2021,
  • [5] A 28GHz Self-Contained Power Amplifier for 5G applications in 28nm FD-SOI CMOS
    Moret, Boris
    Knopik, Vincent
    Kerherve, Eric
    2017 IEEE 8TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2017,
  • [6] Substrate Noise Mitigation Using a High Resistivity Substrate: The Case of a 14 GHz VCO on 28nm FD-SOI CMOS
    Bendou, Youssef
    Lederer, Dimitri
    Cathelins, Andreia
    Raskin, Jean-Pierre
    2024 19TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE, EUMIC 2024, 2024, : 355 - 358
  • [7] One stage gain boosted power driver at 184 GHz in 28 nm FD-SOI CMOS
    Sadlo, Sebastien
    De Matos, Magali
    Cathelin, Andreia
    Deltimple, Nathalie
    2021 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2021, : 119 - 122
  • [8] A 2.8-to-5.8 GHz Harmonic VCO in a 28 nm UTBB FD-SOI CMOS Process
    Fanori, Luca
    Mahmoud, Ahmed
    Mattsson, Thomas
    Caputa, Peter
    Ramo, Sami
    Andreani, Pietro
    PROCEEDINGS OF THE 2015 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC 2015), 2015, : 195 - 198
  • [9] Ring VCO Phase Noise Optimization by Pseudo-Differential Architecture in 28nm FD-SOI CMOS
    Gaidioz, David
    De Matos, Magali
    Cathelin, Andreia
    Deval, Yann
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [10] Robustness Assessment Through 77GHz Operating Life Test of Power Amplifier for Radar Applications in 28nm FD-SOI CMOS
    Cacho, F.
    Cathelin, P.
    Hai, J.
    Bouvot, S.
    Nowakowski, J.
    Martinez, M.
    Debroucke, R.
    Jean, S.
    Paulin, R.
    Antonijevic, J.
    Federspiel, X.
    Planes, N.
    Papotto, G.
    Parisi, A.
    Finocchiaro, A.
    Cavarra, A.
    Castorina, A.
    Nocera, C.
    Palmisano, G.
    2024 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, IRPS 2024, 2024,