0.45-mW 2.35-3.0 GHz Multiplying DLL with Calibration Loop in 28nm CMOS FD-SOI

被引:1
|
作者
Asprilla, Andres [1 ,2 ]
Cathelin, Andreia [1 ]
Deval, Yann [2 ]
机构
[1] STMicroelect, Crolles, France
[2] Univ Bordeaux, Bordeaux INP, UMR CNRS 5218, IMS Lab, Bordeaux, France
关键词
Ring Oscillators; frequency synthesizers; body biasing; FD-SOI technology; delay-locked loop; phase-locked loop;
D O I
10.1109/ESSCIRC59616.2023.10268768
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design and measurement results of an sub-half-mW frequency synthesizer, composed of a multiplying delay-locked loop (MDLL), which reduces the phase noise of a standard ring oscillator. The proposed circuit takes advantage of the low-jitter and high loop bandwidth characteristic of the MDLLs, and has the particular feature of being able to lock to any external reference frequency between 50 and 100 MHz. It is known from the previous state-of-the-art implementations that the reference spur degrades the output spectrum. In this work, an ultra-low-power spur reduction circuit is proposed to improve the spectral purity of the output spectrum, achieving -47.2 dBc of spur rejection, measured for 10 chips. For 456 mu W of power consumption, 2.5 ps of RMS jitter, the proposed solution presents a Figure of merit (FoM) of -235 dB, being suitable for ultra-low-power IoT applications.
引用
收藏
页码:269 / 272
页数:4
相关论文
共 50 条
  • [31] A 60GHz 28nm UTBB FD-SOI CMOS Reconfigurable Power Amplifier with 21% PAE, 18.2dBm P1dB and 74mW PDC
    Larie, Aurelien
    Kerherve, Eric
    Martineau, Baudouin
    Vogt, Lionel
    Belot, Didier
    2015 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2015, 58 : 48 - U59
  • [32] A 0.35 mW 70 GHz Divide-by-4 TSPC Frequency Divider on 22 nm FD-SOI CMOS Technology
    Tibenszky, Zoltan
    Carta, Corrado
    Ellinger, Frank
    2020 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2020, : 243 - 246
  • [33] Low frequency noise variability in high-k/metal gate stack 28nm bulk and FD-SOI CMOS transistors
    Ioannidis, E. G.
    Haendler, S.
    Bajolet, A.
    Pahron, T.
    Planes, N.
    Arnaud, F.
    Bianchi, R. A.
    Haond, M.
    Golanski, D.
    Rosa, J.
    Fenouillet-Beranger, C.
    Perreau, P.
    Dimitriadis, C. A.
    Ghibaudo, G.
    2011 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2011,
  • [34] A High-Speed Millimeter-Wave QPSK Transmitter in 28nm CMOS FD-SOI for Polymer Microwave Fibers Applications
    Voineau, Florian
    Martineau, Baudouin
    Sie, Mathilde
    Ghiotto, Anthony
    Kerherve, Eric
    2019 14TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC 2019), 2019, : 96 - 99
  • [35] A 31 GHz body-biased configurable power amplifier in 28 nm FD-SOI CMOS for 5 G applications
    Torres, Florent
    Kerherve, Eric
    Cathelin, Andreia
    De Matos, Magali
    INTERNATIONAL JOURNAL OF MICROWAVE AND WIRELESS TECHNOLOGIES, 2021, 13 (01) : 3 - 20
  • [36] A 24-28GHz Reconfigurable CMOS Power Amplifier in 22nm FD-SOI for Intelligent SoC Applications
    Mayeda, Jill C.
    Lie, Donald Y. C.
    Lopez, Jerry
    2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2018, : 111 - 112
  • [37] Two-Path 77-GHz PA in 28-nm FD-SOI CMOS for Automotive Radar Applications
    Nocera, Claudio
    Papotto, Giuseppe
    Palmisano, Giuseppe
    ELECTRONICS, 2022, 11 (08)
  • [38] Design and Evaluation of a 10 GHz LNA with Balun and Diodes for HBM and CDM ESD Protection in 28 nm CMOS FD-SOI
    Guedes, Thalis Da C.
    Bourgeat, Johan
    Barragan, Manuel J.
    Duchamp, Jean-Marc
    Ferrari, Philippe
    2024 37TH SBC/SBMICRO/IEEE SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, SBCCI 2024, 2024, : 60 - 64
  • [39] A 20-46 GHz 28nm FD-SOI CMOS Tunable Twisted Hybrid Coupler with Cross-Coupled Capacitor Banks for 5G Applications
    Diverrez, Gwennael
    Kerherve, Eric
    De Matos, Magali
    Cathelin, Andreia
    2024 19TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE, EUMIC 2024, 2024, : 439 - 442
  • [40] A 0.7V 1.5-to-2.3mW GNSS Receiver with 2.5-to-3.8dB NF in 28nm FD-SOI
    Yamamoto, Ken
    Nakano, Kenichi
    Hidai, Gaku
    Kondo, Yuya
    Tomiyama, Hitoshi
    Takano, Hideyuki
    Kondo, Fumitaka
    Shinohe, Yusuke
    Takeuchi, Hidenori
    Ozawa, Nobuhisa
    Harada, Shingo
    Eto, Shinichiro
    Kishikawa, Mari
    Ide, Daisuke
    Tagami, Hiroyasu
    Katakura, Masayuki
    Shoji, Norio
    2016 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2016, 59 : 444 - U624