0.45-mW 2.35-3.0 GHz Multiplying DLL with Calibration Loop in 28nm CMOS FD-SOI

被引:1
|
作者
Asprilla, Andres [1 ,2 ]
Cathelin, Andreia [1 ]
Deval, Yann [2 ]
机构
[1] STMicroelect, Crolles, France
[2] Univ Bordeaux, Bordeaux INP, UMR CNRS 5218, IMS Lab, Bordeaux, France
关键词
Ring Oscillators; frequency synthesizers; body biasing; FD-SOI technology; delay-locked loop; phase-locked loop;
D O I
10.1109/ESSCIRC59616.2023.10268768
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design and measurement results of an sub-half-mW frequency synthesizer, composed of a multiplying delay-locked loop (MDLL), which reduces the phase noise of a standard ring oscillator. The proposed circuit takes advantage of the low-jitter and high loop bandwidth characteristic of the MDLLs, and has the particular feature of being able to lock to any external reference frequency between 50 and 100 MHz. It is known from the previous state-of-the-art implementations that the reference spur degrades the output spectrum. In this work, an ultra-low-power spur reduction circuit is proposed to improve the spectral purity of the output spectrum, achieving -47.2 dBc of spur rejection, measured for 10 chips. For 456 mu W of power consumption, 2.5 ps of RMS jitter, the proposed solution presents a Figure of merit (FoM) of -235 dB, being suitable for ultra-low-power IoT applications.
引用
收藏
页码:269 / 272
页数:4
相关论文
共 50 条
  • [21] A 28 GHz Phased-Array Transceiver for 5G Applications in 22 nm FD-SOI CMOS
    Cracan, Dan
    Elsayed, Nourhan
    Sanduleanu, Mihai
    MICROMACHINES, 2023, 14 (05)
  • [22] A 24-31GHz 28nm FD-SOI CMOS Balanced Power Amplifier Robust to 3:1 VSWR for 5G Application
    Diverrez, G.
    Kerherve, E.
    Cathelin, Andreia
    2022 52ND EUROPEAN MICROWAVE CONFERENCE (EUMC), 2022, : 496 - 499
  • [23] Thin film BIMOS transistor for low-power spiking neuron design in 28nm FD-SOI CMOS technology
    Galy, Philippe
    Bedecarrats, Thomas
    Fenouillet-Beranger, Claire
    Cristoloveanu, Sorin
    2019 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2019,
  • [24] A Walsh-Based Arbitrary Waveform Generator for 5G Applications in 28nm FD-SOI CMOS Technology
    Ferrer, Pierre
    Rivet, Francois
    Lapuyade, Herve
    Deval, Yann
    IEEE ACCESS, 2023, 11 : 117434 - 117442
  • [25] A Reflection-Coefficient Sensor for 28GHz Beamforming Transmitters in 22nm FD-SOI CMOS
    Zhang, Yang
    Mangraviti, Giovanni
    Nguyen, Johan
    Zong, Zhiwei
    Wambacq, Piet
    2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 360 - +
  • [26] A 24-31GHz 28nm FD-SOI CMOS Balanced Power Amplifier Robust to 3:1 VSWR for 5G Application
    Diverrez, G.
    Kerherve, E.
    Cathelin, Andreia
    2022 52ND EUROPEAN MICROWAVE CONFERENCE (EUMC), 2022,
  • [27] Compact MOS Structure & Design for Ion-Ioff Thermal control in 28nm UTBB FD-SOI CMOS technology
    Lethiecq, R.
    Bawedin, M.
    Galy, Ph.
    17TH IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2019), 2019,
  • [28] A 26GHz 22.2dBm Variable Gain Power Amplifier in 28nm FD-SOI CMOS for 5G Antenna Arrays
    Elgaard, Christian
    Axholt, Andreas
    Westesson, Eric
    Sjoland, Henrik
    2018 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS (APMC), 2018, : 965 - 967
  • [29] A 10-mW mm-Wave Phase-Locked Loop With Improved Lock Time in 28-nm FD-SOI CMOS
    Abdulaziz, Mohammed
    Forsberg, Therese
    Tormanen, Markus
    Sjoland, Henrik
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2019, 67 (04) : 1588 - 1600
  • [30] An Ultra-Low Power Dual-Ring Factorial Delay Locked Loop in 28nm FD-SOI technology
    Hoang, Khoa
    Deval, Yann
    Rivet, Francois
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 557 - 559