Dimensional Effect on Analog/RF Performance of Dual Material Gate Junctionless FinFET at 7 nm Technology Node

被引:0
|
作者
Kusuma, Rambabu [1 ]
Talari, V. K. Hanumantha Rao [1 ]
机构
[1] Natl Inst Technol Warangal, Dept Elect & Commun Engn, Warangal 506004, India
关键词
Dual material gate; FinFET; Analog; RF; SCEs; HIGH-K DIELECTRICS; SOI MOSFETS; MODEL; DEVICES; SIMULATION; BULK;
D O I
10.1007/s42341-023-00440-0
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Fully Depleted Silicon On Insulator (FDSOI) structures are present-era technology as it has enhanced control over Short Channel Effects in the sub-nanometre regime. This paper studies the analog and radio frequency performance of junctionless FinFET with dual material gate (DMG JLFinFET) based on FDSOI for low power applications. We extracted analog and radio frequency parameters with the variation of fin height (F-H = 10 nm to 30 nm) and fin width (F-W = 46 nm). The parameters like transconductance (g(m)), transconductance generation factor, cut-off frequency (f(T)), intrinsic delay (tau), gate capacitance (C-gg), gate to source capacitance (C-gs), gate to drain capacitance (C-gd), and transconductance frequency product, gain bandwidth product are calculated. At F-H = 6 nm all the parameters are increased except time delay which was small decrement. Similarly for F-W also all the parameters are improved with increment of fin width except time delay. In contempt C-gd and C-gg are less impact on dimensional variation. From this study it reveals that, in FinFET design, designers have to consider dimensional variations in Anlog/RF parameters and FinFET is suitable candidate for nano scale low power Anlog/RF applications. In this work all these simulations are carried out by Cogenda Visual TCAD.
引用
收藏
页码:178 / 187
页数:10
相关论文
共 50 条
  • [31] A Dual-Material Gate Junctionless Transistor With High-k Spacer for Enhanced Analog Performance
    Baruah, Ratul K.
    Paily, Roy P.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (01) : 123 - 128
  • [32] Design and analysis of SOI and SELBOX junctionless FinFET at sub-15 nm technology node
    Singh, Satya Prakash
    Akram, Md Waseem
    INDIAN JOURNAL OF ENGINEERING AND MATERIALS SCIENCES, 2020, 27 (05) : 969 - 975
  • [33] Dual-Channel Junctionless FETs for Improved Analog/RF Performance
    Garg, Aanchal
    Singh, Yashvir
    Singh, Balraj
    SILICON, 2021, 13 (05) : 1499 - 1507
  • [34] Vertical Dopingless Dual-Gate Junctionless FET for Digital and RF Analog Applications
    Aanchal Garg
    Balraj Singh
    Yashvir Singh
    Silicon, 2024, 16 : 2719 - 2728
  • [35] Vertical Dopingless Dual-Gate Junctionless FET for Digital and RF Analog Applications
    Garg, Aanchal
    Singh, Balraj
    Singh, Yashvir
    SILICON, 2024, 16 (06) : 2719 - 2728
  • [36] A Graded Channel Dual-Material Gate Junctionless MOSFET for Analog Applications
    Pathak, Varsha
    Saini, Gaurav
    6TH INTERNATIONAL CONFERENCE ON SMART COMPUTING AND COMMUNICATIONS, 2018, 125 : 825 - 831
  • [37] Dual-Channel Junctionless FETs for Improved Analog/RF Performance
    Aanchal Garg
    Yashvir Singh
    Balraj Singh
    Silicon, 2021, 13 : 1499 - 1507
  • [38] Analog/RF performance analysis of inner gate engineered junctionless Si nanotube
    Tayal, Shubham
    Nandi, Ashutosh
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 111 : 862 - 871
  • [39] Analog/RF performance analysis of channel engineered high-K gate-stack based junctionless Trigate-FinFET
    Tayal, Shubham
    Nandi, Ashutosh
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 112 : 287 - 295
  • [40] Novel Attributes and Analog Performance Analysis of Dual Material Gate FINFET Based High Sensitive Biosensors
    Suguna, M.
    Charumathi, V
    Hemalatha, M.
    Balamurugan, N. B.
    Kumar, D. Sriram
    Dhanaselvam, P. Suveetha
    SILICON, 2022, 14 (05) : 2389 - 2396