Dimensional Effect on Analog/RF Performance of Dual Material Gate Junctionless FinFET at 7 nm Technology Node

被引:0
|
作者
Kusuma, Rambabu [1 ]
Talari, V. K. Hanumantha Rao [1 ]
机构
[1] Natl Inst Technol Warangal, Dept Elect & Commun Engn, Warangal 506004, India
关键词
Dual material gate; FinFET; Analog; RF; SCEs; HIGH-K DIELECTRICS; SOI MOSFETS; MODEL; DEVICES; SIMULATION; BULK;
D O I
10.1007/s42341-023-00440-0
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Fully Depleted Silicon On Insulator (FDSOI) structures are present-era technology as it has enhanced control over Short Channel Effects in the sub-nanometre regime. This paper studies the analog and radio frequency performance of junctionless FinFET with dual material gate (DMG JLFinFET) based on FDSOI for low power applications. We extracted analog and radio frequency parameters with the variation of fin height (F-H = 10 nm to 30 nm) and fin width (F-W = 46 nm). The parameters like transconductance (g(m)), transconductance generation factor, cut-off frequency (f(T)), intrinsic delay (tau), gate capacitance (C-gg), gate to source capacitance (C-gs), gate to drain capacitance (C-gd), and transconductance frequency product, gain bandwidth product are calculated. At F-H = 6 nm all the parameters are increased except time delay which was small decrement. Similarly for F-W also all the parameters are improved with increment of fin width except time delay. In contempt C-gd and C-gg are less impact on dimensional variation. From this study it reveals that, in FinFET design, designers have to consider dimensional variations in Anlog/RF parameters and FinFET is suitable candidate for nano scale low power Anlog/RF applications. In this work all these simulations are carried out by Cogenda Visual TCAD.
引用
收藏
页码:178 / 187
页数:10
相关论文
共 50 条
  • [41] Novel Attributes and Analog Performance Analysis of Dual Material Gate FINFET Based High Sensitive Biosensors
    M. Suguna
    V. Charumathi
    M. Hemalatha
    N. B. Balamurugan
    D. Sriram Kumar
    P. Suveetha Dhanaselvam
    Silicon, 2022, 14 : 2389 - 2396
  • [42] Dual material gate junctionless tunnel field effect transistor
    Punyasloka Bal
    Bahniman Ghosh
    Partha Mondal
    M. W. Akram
    Ball Mukund Mani Tripathi
    Journal of Computational Electronics, 2014, 13 : 230 - 234
  • [43] Dual material gate junctionless tunnel field effect transistor
    Bal, Punyasloka
    Ghosh, Bahniman
    Mondal, Partha
    Akram, M. W.
    Tripathi, Ball Mukund Mani
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2014, 13 (01) : 230 - 234
  • [44] Optimizing Device Dimensions for Dual Material Junctionless Tree-FET: A Path to Improved Analog/RF Performance
    Beebireddy, Divya
    Fatima, Kaleem
    Devi, L. Nirmala
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2024, 13 (07)
  • [45] Effect of Gate-lap and Oxide Material at 10-nm FinFET Device Performance
    Dargar, Shashi K.
    Srivastava, Viranjay M.
    2018 INTERNATIONAL CONFERENCE ON ADVANCED COMPUTATION AND TELECOMMUNICATION (ICACAT), 2018,
  • [46] Impact of Fin Width Scaling on RF/Analog Performance of Junctionless Accumulation-Mode Bulk FinFET
    Biswas, Kalyan
    Sarkar, Angsuman
    Sarkar, Chandan Kumar
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2016, 12 (04)
  • [47] Analog/RF Performance Comparison of Junctionless and Dopingless Field Effect Transistor
    Sahu, Chitrakant
    Parmar, Jaydeep Singh
    2017 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATIONS AND ELECTRONICS (COMPTELIX), 2017, : 606 - 611
  • [48] Analog performance of double gate junctionless tunnel field effect transistor
    M.W.Akram
    Bahniman Ghosh
    Journal of Semiconductors, 2014, (07) : 41 - 45
  • [49] FinFET-Based Inverter Design and Optimization at 7 Nm Technology Node
    J. Jena
    D. Jena
    E. Mohapatra
    S. Das
    T. P. Dash
    Silicon, 2022, 14 : 10781 - 10794
  • [50] Comparison of RF performance between 20 nm-gate bulk and SOI FinFET
    Krivec, S.
    Prgic, H.
    Poljak, M.
    Suligoj, T.
    2014 37TH INTERNATIONAL CONVENTION ON INFORMATION AND COMMUNICATION TECHNOLOGY, ELECTRONICS AND MICROELECTRONICS (MIPRO), 2014, : 45 - 50