An Automated Design Methodology for Ring Voltage-Controlled Oscillators in Nanometer CMOS Technologies

被引:0
|
作者
Lee, Dongjun [1 ]
Park, Gijin [2 ]
Han, Jaeduk [1 ]
Choo, Min-Seong [3 ]
机构
[1] Hanyang Univ, Dept Elect Engn, Seoul 04763, South Korea
[2] Texas A&M Univ, Analog & Mixed Signal Ctr, College Stn, TX 77843 USA
[3] Hanyang Univ, Sch Elect Engn, Ansan 15588, South Korea
基金
新加坡国家研究基金会;
关键词
Layout; Ring oscillators; Phase noise; Latches; Design methodology; Clocks; CMOS technology; FinFETs; design automation; layout generation; CMOS; FinFET; frequency control; phase noise; LOCKED CLOCK MULTIPLIER; PHASE NOISE; OPTIMIZATION; JITTER; ANALOG; RANGE; VCO; PVT;
D O I
10.1109/ACCESS.2022.3232960
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a design automation methodology for ring voltage-controlled oscillators (RVCOs) with their realistic and physical characteristics captured. With multiple sets of input constraints such as target frequency, phase noise, and control voltage range, the proposed algorithm automatically finds the design candidates that satisfy the target constraints, by running iterative post-layout simulations with auto-generated layouts and testbenches. The number of post-layout simulations is significantly reduced by the backtracking algorithm that observes the simulation results and determines the search direction. The proposed algorithm is applied to generate RVCOs in 40-nm planar and 7-nm FinFET technologies for DDR5 applications, and it turns out the proposed methodology produces sets of design parameters that meet the target specification in multiple technologies.
引用
收藏
页码:7530 / 7539
页数:10
相关论文
共 50 条
  • [21] A Wide Band CMOS Differential Voltage-Controlled Ring Oscillator
    de Paula, Luciano Severino
    Bampi, Sergio
    Fabris, Eric
    Susin, Altamiro Amadeu
    2008 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2008, : 9 - +
  • [22] A 300-MHZ CMOS VOLTAGE-CONTROLLED RING OSCILLATOR
    ENAM, SK
    ABIDI, AA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (01) : 312 - 315
  • [23] Design of Low-Voltage Wide Tuning Range CMOS Multipass Voltage-Controlled Ring Oscillator
    Ren, Jie
    El-Sankary, Kamal
    El-Masry, Ezz
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 109 - 112
  • [24] A Wide Band CMOS Differential Voltage-Controlled Ring Oscillator
    de Paula, Luciano Severino
    Susin, Altamiro Amadeu
    Bampi, Sergio
    SBCCI 2008: 21ST SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2008, : 85 - +
  • [25] Frequency-Boost Jitter Reduction for Voltage-Controlled Ring Oscillators
    Lee, Tsung-Hsueh
    Abshire, Pamela A.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (10) : 3156 - 3168
  • [26] Phase noise optimization of integrated ring voltage-controlled oscillators by metaheuristics
    Rubi Castaneda-Avina, Perla
    Tlelo-Cuautle, Esteban
    De la Fraga, Luis-Gerardo
    AIMS MATHEMATICS, 2022, 7 (08): : 14826 - 14839
  • [27] The design of transmission mode dielectric resonator voltage-controlled oscillators
    Bei, Weifeng
    Tang, Xiaohong
    IEEE 2007 INTERNATIONAL SYMPOSIUM ON MICROWAVE, ANTENNA, PROPAGATION AND EMC TECHNOLOGIES FOR WIRELESS COMMUNICATIONS, VOLS I AND II, 2007, : 462 - 463
  • [28] Hot carrier effects on jitter and phase noise in CMOS voltage-controlled oscillators
    Zhang, C
    Srivastava, A
    NOISE IN DEVICES AND CIRCUITS III, 2005, 5844 : 52 - 62
  • [29] Effects of technology scaling on the SET sensitivity of RF CMOS voltage-controlled oscillators
    Boulghassoul, Y
    Massengill, LW
    Sternberg, AL
    Bhuva, BL
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2005, 52 (06) : 2426 - 2432
  • [30] A CMOS Random Number Generator with Noise-Coupled Voltage-Controlled Oscillators
    Au-Yeung, Chung Fai
    Li, Yiu Kei
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,