An Automated Design Methodology for Ring Voltage-Controlled Oscillators in Nanometer CMOS Technologies

被引:0
|
作者
Lee, Dongjun [1 ]
Park, Gijin [2 ]
Han, Jaeduk [1 ]
Choo, Min-Seong [3 ]
机构
[1] Hanyang Univ, Dept Elect Engn, Seoul 04763, South Korea
[2] Texas A&M Univ, Analog & Mixed Signal Ctr, College Stn, TX 77843 USA
[3] Hanyang Univ, Sch Elect Engn, Ansan 15588, South Korea
基金
新加坡国家研究基金会;
关键词
Layout; Ring oscillators; Phase noise; Latches; Design methodology; Clocks; CMOS technology; FinFETs; design automation; layout generation; CMOS; FinFET; frequency control; phase noise; LOCKED CLOCK MULTIPLIER; PHASE NOISE; OPTIMIZATION; JITTER; ANALOG; RANGE; VCO; PVT;
D O I
10.1109/ACCESS.2022.3232960
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a design automation methodology for ring voltage-controlled oscillators (RVCOs) with their realistic and physical characteristics captured. With multiple sets of input constraints such as target frequency, phase noise, and control voltage range, the proposed algorithm automatically finds the design candidates that satisfy the target constraints, by running iterative post-layout simulations with auto-generated layouts and testbenches. The number of post-layout simulations is significantly reduced by the backtracking algorithm that observes the simulation results and determines the search direction. The proposed algorithm is applied to generate RVCOs in 40-nm planar and 7-nm FinFET technologies for DDR5 applications, and it turns out the proposed methodology produces sets of design parameters that meet the target specification in multiple technologies.
引用
收藏
页码:7530 / 7539
页数:10
相关论文
共 50 条