Calibration of weight-error for pipelined ADCs

被引:0
|
作者
Jia, Hua-Yu [1 ]
Liu, Li [1 ]
Zhang, Jian-Guo [1 ]
机构
[1] Key Laboratory of Advanced Transducers and Intelligent Control System of The Ministry of Education, Taiyuan University of Technology, Taiyuan,030024, China
关键词
Analog to digital conversion - Frequency converters - Calibration;
D O I
10.3788/OPE.20142211.3114
中图分类号
TH [机械、仪表工业];
学科分类号
0802 ;
摘要
To reduce and eliminate the interstage gain errors caused by capacitor mismatch and finite open-loop gain of an operating amplifier in a pipelined Analog to Digital Converter (ADC), a novel weight-based calibration technique on backend stages was presented. With proposed technique, a weight-based error model was built by merging error factors into a single term and the outputs of backend stages were utilized to calibrate the errors of front stages. To avoid interrupt normal conversion process, two extra stages were used in the calibration process to implement background calibration. During the normal conversion process and calibration process, the first seven stages of every signal path were all calibrated to increase the resolution and to eliminate errors. The improved technique was used in the implementation of 14 b, 80 MS/s pipelined ADC, and the ADC is with Chartered 0.18 μm, 1p6m CMOS process, a consume of 260 mW, and a chip area of 7.161 mm2. The test results show that the calibration technique improves dynamic and static performance and increases the precisions of pipelined ADCs. ©, 2014, Chinese Academy of Sciences. All right reserved.
引用
收藏
页码:3114 / 3121
相关论文
共 50 条
  • [1] A nonlinearity error calibration technique for pipelined ADCs
    Jalili, Armin
    Sayedi, Sayed Masoud
    Wikner, J. Jacob
    Nezhad, Abolghasem Zeidaabadi
    INTEGRATION-THE VLSI JOURNAL, 2011, 44 (03) : 229 - 241
  • [2] At Speed Digital Gain Error Calibration of Pipelined ADCs
    Ravi, Chithira
    Sarma, Vineeth
    Sahoo, Bibhudatta
    2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,
  • [3] Error correction in pipelined ADCs using arbitrary radix calibration
    Savla, A
    Leonard, J
    Ravindran, A
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 157 - 162
  • [4] A background calibration in pipelined ADCs
    Mafi, Hamid R.
    Sodagar, Amir M.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2013, 67 (08) : 729 - 732
  • [5] DIGITAL BACKGROUND CALIBRATION FOR PIPELINED ADCS
    Shi, Kun
    Redfern, Arthur J.
    2013 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2013, : 2766 - 2769
  • [6] Digital Background Calibration Techniques for Interstage Gain Error and Nonlinearity in Pipelined ADCs
    Wang, Qiao
    Peng, Xizhu
    Lu, Zhifei
    Peng, Yutao
    Hu, Zhe
    Tang, He
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [7] Digital calibration techniques for pipelined ADCs
    Kim, J
    Song, Y
    Kim, B
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2004, E87A (12) : 3433 - 3435
  • [8] A novel digital calibration technique for pipelined ADCs
    Moosazadeh, Tohid
    Yavari, Mohammad
    IEICE ELECTRONICS EXPRESS, 2010, 7 (23): : 1741 - 1746
  • [9] A digital processor for full calibration of pipelined ADCs
    Fardad, Mohammad
    Frounchi, Javad
    Karimian, Ghader
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 70 (03) : 347 - 356
  • [10] An Overview of Digital Calibration Techniques for Pipelined ADCs
    Sahoo, Bibhudatta
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 1061 - 1064