Low leakage optimization techniques for multi-threshold CMOS circuits

被引:0
|
作者
Rastogi R. [1 ]
Pandey S. [2 ]
Gupta M. [3 ]
机构
[1] Department of Electronics and Communication Engineering, Inderprastha Engineering College, Sahibabad, Ghaziabad
[2] Department of Electronics and Communication Engineering, Amity University Uttar Pradesh, Sector-125, Noida
[3] Department of Electronic Science, University of Delhi South Campus, New Delhi
来源
Nanoscience and Nanotechnology - Asia | 2020年 / 10卷 / 05期
关键词
Charge-recycling; Footer; Leakage power; Modified-charge recycling; MTCMOS; Parallel transistor; Variable-width;
D O I
10.2174/2210681209666190513120054
中图分类号
学科分类号
摘要
Background: With the reducing size of the devices, the leakage power has also increased expo-nentially in the nano-scale CMOS devices. Several techniques have been devised so far to minimize the leakage power, among which, MTCMOS (power-gating) is the preferred one as it effectively minimizes the leakage power without any complexity in the circuit. However, the power-gating technique suffers from problems like transition noise and delay. In this paper, we proposed a new simple yet effective technique to minimize leakage power in MTCMOS circuits. Objective: The objective of the paper was to propose a new technique which effectively minimizes leakage power in nanoscale power-gated circuits with minimal delay, noise and area requirement so that it can well be implemented in high-speed low-power digital integrated circuits. Methods: A new power-gating structure has been proposed in this paper. The new proposed technique includes three parallel NMOS transistors with variable widths which are functional during the active mode to reduce the on-time delay. A PMOS footer with gate-bias is also connected in parallel with the NMOS footer transistors. The proposed technique has been verified through simulation in 45nm MTCMOS technology to implement a 32 bit adder circuit. Results: The proposed technique offers significant reduction in leakage power, reactivation noise and reactivation energy. The technique reduced the leakage power effectively at room temperature as well as higher temperatures. The reactivation noise produced by the proposed technique minimized by 98.7%, 64.8%, 62.07% and 24.47% as compared to the parallel transistor, variable-width, charge-recycling and the modified-charge recycling techniques respectively at room temperature. The reactivation energy of the proposed technique also minimized by 77.by 77.67%, 55.8%, 45.1%, and 18.32% with respect to the parallel transistor, variable-width, CR and Modified-CR techniques, respectively. Conclusion: The proposed technique offers significant reduction in leakage power, reactivation noise and reactivation energy. The technique reduces the leakage power effectively at room temperature as well as at higher temperatures. Since the delay and area overhead of the proposed structure is minimal, hence it can be easily implemented in high-speed low-power digital circuits. © 2020 Bentham Science Publishers.
引用
收藏
页码:696 / 708
页数:12
相关论文
共 50 条
  • [41] Multi-threshold neurones perceptron
    Filliatre, B
    Racca, R
    NEURAL PROCESSING LETTERS, 1996, 4 (01) : 39 - 44
  • [42] Analysis and design of low-power multi-threshold MCML
    Hassan, H
    Anis, M
    Elmasry, M
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 25 - 29
  • [43] ANALYSIS OF A MULTI-THRESHOLD ELEMENT
    DAVIDOV, VI
    AVTOMATIKA I VYCHISLITELNAYA TEKHNIKA, 1977, (05): : 17 - 18
  • [44] Design of Ultra-Low-Leakage Near-Threshold Dynamic Circuits in Nano CMOS for IoT Applications
    Chen, Bo-Hao
    Chou, Pei-Yuan
    Fang, Ya-Bei
    Yong, Lee-Kee
    Lin, Tay-Jyi
    Wang, Jinn-Shyan
    2016 IEEE 16TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2016, : 537 - 540
  • [45] A survey of leakage reduction techniques in CMOS digital circuits for nanoscale regime
    Sharma V.K.
    Australian Journal of Electrical and Electronics Engineering, 2021, 18 (04): : 217 - 236
  • [46] Review of Circuit Level Leakage Minimization Techniques in CMOS VLSI Circuits
    Lorenzo, Rohit
    Chaudhury, Saurabh
    IETE TECHNICAL REVIEW, 2017, 34 (02) : 165 - 187
  • [47] A multi-threshold segmentation approach based on Artificial Bee Colony optimization
    Erik Cuevas
    Felipe Sención
    Daniel Zaldivar
    Marco Pérez-Cisneros
    Humberto Sossa
    Applied Intelligence, 2012, 37 : 321 - 336
  • [48] A novel multi-threshold segmentation approach based on differential evolution optimization
    Cuevas, Erik
    Zaldivar, Daniel
    Perez-Cisneros, Marco
    EXPERT SYSTEMS WITH APPLICATIONS, 2010, 37 (07) : 5265 - 5271
  • [49] Low leakage power gating technique for subnanometer CMOS circuits
    Manickam, Kavitha
    Thangavel, Govindaraj
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2016, 24 (06) : 5011 - 5024
  • [50] Low Leakage and Minimum Energy Consumption in CMOS logic Circuits
    Lorenzo, Rohit
    Chaudhary, Saurabh
    2015 INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN, COMPUTER NETWORKS & AUTOMATED VERIFICATION (EDCAV), 2015, : 44 - 47