Low leakage optimization techniques for multi-threshold CMOS circuits

被引:0
|
作者
Rastogi R. [1 ]
Pandey S. [2 ]
Gupta M. [3 ]
机构
[1] Department of Electronics and Communication Engineering, Inderprastha Engineering College, Sahibabad, Ghaziabad
[2] Department of Electronics and Communication Engineering, Amity University Uttar Pradesh, Sector-125, Noida
[3] Department of Electronic Science, University of Delhi South Campus, New Delhi
来源
Nanoscience and Nanotechnology - Asia | 2020年 / 10卷 / 05期
关键词
Charge-recycling; Footer; Leakage power; Modified-charge recycling; MTCMOS; Parallel transistor; Variable-width;
D O I
10.2174/2210681209666190513120054
中图分类号
学科分类号
摘要
Background: With the reducing size of the devices, the leakage power has also increased expo-nentially in the nano-scale CMOS devices. Several techniques have been devised so far to minimize the leakage power, among which, MTCMOS (power-gating) is the preferred one as it effectively minimizes the leakage power without any complexity in the circuit. However, the power-gating technique suffers from problems like transition noise and delay. In this paper, we proposed a new simple yet effective technique to minimize leakage power in MTCMOS circuits. Objective: The objective of the paper was to propose a new technique which effectively minimizes leakage power in nanoscale power-gated circuits with minimal delay, noise and area requirement so that it can well be implemented in high-speed low-power digital integrated circuits. Methods: A new power-gating structure has been proposed in this paper. The new proposed technique includes three parallel NMOS transistors with variable widths which are functional during the active mode to reduce the on-time delay. A PMOS footer with gate-bias is also connected in parallel with the NMOS footer transistors. The proposed technique has been verified through simulation in 45nm MTCMOS technology to implement a 32 bit adder circuit. Results: The proposed technique offers significant reduction in leakage power, reactivation noise and reactivation energy. The technique reduced the leakage power effectively at room temperature as well as higher temperatures. The reactivation noise produced by the proposed technique minimized by 98.7%, 64.8%, 62.07% and 24.47% as compared to the parallel transistor, variable-width, charge-recycling and the modified-charge recycling techniques respectively at room temperature. The reactivation energy of the proposed technique also minimized by 77.by 77.67%, 55.8%, 45.1%, and 18.32% with respect to the parallel transistor, variable-width, CR and Modified-CR techniques, respectively. Conclusion: The proposed technique offers significant reduction in leakage power, reactivation noise and reactivation energy. The technique reduces the leakage power effectively at room temperature as well as at higher temperatures. Since the delay and area overhead of the proposed structure is minimal, hence it can be easily implemented in high-speed low-power digital circuits. © 2020 Bentham Science Publishers.
引用
收藏
页码:696 / 708
页数:12
相关论文
共 50 条
  • [21] Analysis of Sub threshold leakage reduction techniques in Deep Sub Micron Regime for CMOS VLSI circuits
    Anjana, R.
    Somkuwar, Ajay Kumar
    2013 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN VLSI, EMBEDDED SYSTEM, NANO ELECTRONICS AND TELECOMMUNICATION SYSTEM (ICEVENT 2013), 2013,
  • [22] Design and optimization of low voltage high performance dual threshold CMOS circuits
    Wei, LQ
    Chen, ZP
    Johnson, M
    Roy, K
    De, V
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 489 - 494
  • [23] Optimization of Bayesian algorithms for multi-threshold image segmentation
    Tian, Qiaoyu
    Xu, Wen
    Xu, Jin
    JOURNAL OF COMPUTATIONAL METHODS IN SCIENCES AND ENGINEERING, 2024, 24 (4-5) : 2863 - 2877
  • [24] Low threshold CMOS circuits with low standby current
    Stan, MR
    1998 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - PROCEEDINGS, 1998, : 97 - 99
  • [25] Low-power carry look-ahead adder with multi-threshold voltage CMOS technology
    Kim, Jeong Beom
    Kim, Dong Whee
    CAS 2007 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2007, : 537 - +
  • [26] Enhanced multi-threshold (MTCMOS) circuits using variable well bias
    Kosonocky, SV
    Immediato, M
    Cottrell, P
    Hook, T
    Mann, R
    Brown, J
    ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN, 2001, : 165 - 169
  • [27] Low-Power Carry Look-Ahead Adder With Multi-Threshold Voltage CMOS Technology
    Kim, Dong Whee
    Kim, Jeong Beom
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 2152 - 2155
  • [28] Design techniques for gate-leakage reduction in CMOS circuits
    Guindi, RS
    Najm, FN
    4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 61 - 65
  • [29] Analysis and Comparison of Leakage Power Reduction Techniques in CMOS circuits
    Singhal, Smita
    Gaur, Nidhi
    Mehra, Anu
    Kumar, Pradeep
    2ND INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN) 2015, 2015, : 936 - 944
  • [30] Multi-threshold image segmentation algorithm based on Aquila optimization
    Guo, Hairu
    Wang, Jin'ge
    Liu, Yongli
    VISUAL COMPUTER, 2024, 40 (04): : 2905 - 2932