Low leakage optimization techniques for multi-threshold CMOS circuits

被引:0
|
作者
Rastogi R. [1 ]
Pandey S. [2 ]
Gupta M. [3 ]
机构
[1] Department of Electronics and Communication Engineering, Inderprastha Engineering College, Sahibabad, Ghaziabad
[2] Department of Electronics and Communication Engineering, Amity University Uttar Pradesh, Sector-125, Noida
[3] Department of Electronic Science, University of Delhi South Campus, New Delhi
来源
Nanoscience and Nanotechnology - Asia | 2020年 / 10卷 / 05期
关键词
Charge-recycling; Footer; Leakage power; Modified-charge recycling; MTCMOS; Parallel transistor; Variable-width;
D O I
10.2174/2210681209666190513120054
中图分类号
学科分类号
摘要
Background: With the reducing size of the devices, the leakage power has also increased expo-nentially in the nano-scale CMOS devices. Several techniques have been devised so far to minimize the leakage power, among which, MTCMOS (power-gating) is the preferred one as it effectively minimizes the leakage power without any complexity in the circuit. However, the power-gating technique suffers from problems like transition noise and delay. In this paper, we proposed a new simple yet effective technique to minimize leakage power in MTCMOS circuits. Objective: The objective of the paper was to propose a new technique which effectively minimizes leakage power in nanoscale power-gated circuits with minimal delay, noise and area requirement so that it can well be implemented in high-speed low-power digital integrated circuits. Methods: A new power-gating structure has been proposed in this paper. The new proposed technique includes three parallel NMOS transistors with variable widths which are functional during the active mode to reduce the on-time delay. A PMOS footer with gate-bias is also connected in parallel with the NMOS footer transistors. The proposed technique has been verified through simulation in 45nm MTCMOS technology to implement a 32 bit adder circuit. Results: The proposed technique offers significant reduction in leakage power, reactivation noise and reactivation energy. The technique reduced the leakage power effectively at room temperature as well as higher temperatures. The reactivation noise produced by the proposed technique minimized by 98.7%, 64.8%, 62.07% and 24.47% as compared to the parallel transistor, variable-width, charge-recycling and the modified-charge recycling techniques respectively at room temperature. The reactivation energy of the proposed technique also minimized by 77.by 77.67%, 55.8%, 45.1%, and 18.32% with respect to the parallel transistor, variable-width, CR and Modified-CR techniques, respectively. Conclusion: The proposed technique offers significant reduction in leakage power, reactivation noise and reactivation energy. The technique reduces the leakage power effectively at room temperature as well as at higher temperatures. Since the delay and area overhead of the proposed structure is minimal, hence it can be easily implemented in high-speed low-power digital circuits. © 2020 Bentham Science Publishers.
引用
收藏
页码:696 / 708
页数:12
相关论文
共 50 条
  • [31] Test power optimization techniques for CMOS circuits
    Luo, ZY
    Li, XW
    Li, HW
    Yang, SY
    Min, YH
    PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 332 - 337
  • [32] On effective IDDQ testing of low-voltage CMOS circuits using leakage control techniques
    Chen, ZP
    Wei, LQ
    Roy, K
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (05) : 718 - 725
  • [33] Multi-threshold image segmentation algorithm based on Aquila optimization
    Hairu Guo
    Jin’ge Wang
    Yongli Liu
    The Visual Computer, 2024, 40 : 2905 - 2932
  • [34] Defect detection algorithm based on gradient and multi-threshold optimization
    Gao, Yin
    Li, Jun
    2015 IEEE INTERNATIONAL CONFERENCE ON INFORMATION AND AUTOMATION, 2015, : 1393 - 1396
  • [35] A Novel Technique to Produce Logic '1' in Multi-threshold Ternary Circuits Design
    Hosseini, Seied Ali
    Roosta, Esmail
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (03) : 1152 - 1165
  • [36] Leakage current mechanisms and leakage reduction techniques in deep-submicrometer CMOS circuits
    Roy, K
    Mukhopadhyay, S
    Mahmoodi-Meimand, H
    PROCEEDINGS OF THE IEEE, 2003, 91 (02) : 305 - 327
  • [37] A Novel Technique to Produce Logic ‘1’ in Multi-threshold Ternary Circuits Design
    Seied Ali Hosseini
    Esmail Roosta
    Circuits, Systems, and Signal Processing, 2021, 40 : 1152 - 1165
  • [38] Multi-Voltage and Multi-Threshold Low Power Design Techniques for ORCA Processor Based on 14 nm technology
    Melikyan, Vazgen
    Martirosyan, Meruzhan
    Babayan, Davit
    Janpoladov, Vakhtang
    Musayelyan, Davit
    2018 IEEE 38TH INTERNATIONAL CONFERENCE ON ELECTRONICS AND NANOTECHNOLOGY (ELNANO), 2018, : 116 - 120
  • [39] MULTI-THRESHOLD BUILDING BLOCKS
    HARING, DR
    IEEE TRANSACTIONS ON ELECTRONIC COMPUTERS, 1966, EC15 (04): : 662 - &
  • [40] Low Power CMOS Sub-threshold Circuits
    Dokic, Branko
    Pajkanovic, Aleksandar
    2013 36TH INTERNATIONAL CONVENTION ON INFORMATION AND COMMUNICATION TECHNOLOGY, ELECTRONICS AND MICROELECTRONICS (MIPRO), 2013, : 60 - 65