Low-power ternary inverter using vertical tunnel field-effect transistor with pocket

被引:0
|
作者
Karmakar, Priyanka [1 ]
Sahu, P. K. [1 ]
机构
[1] Natl Inst Technol, Dept Elect Engn, Rourkela 769008, Odisha, India
关键词
Band to band tunneling (BTBT); vertical tunnel FET; ternary inverter (T-Inverter); ternary CMOS (T-CMOS); ternary VTC (T-VTC); LOGIC; CMOS; FET; DESIGN;
D O I
10.1080/00207217.2024.2408784
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a vertical tunnel FET with pocket (VP-TFET)-based standard ternary inverter (T-inverter) model for low-power applications. Using TCAD Sentaurus tool and mixed-mode simulations, it is verified that the device can exhibit T-inverter voltage transfer characteristics (VTCs) with three steady output voltage levels when the doping length and concentration of the pocket are optimized The device's T-inverter characteristics are achieved by employing channel-channel and source-channel tunnelling mechanisms. Current matching is crucial for n-/p-type devices to produce a steady third output voltage state. The proposed ternary inverter's static noise margin (SNM) and static and dynamic power dissipations are computed to be 220 mV, 4.8 x 10-12 W, and 4 x 10-12 W, respectively, which assures better noise immunity and low power consumption compared to other models.
引用
收藏
页数:20
相关论文
共 50 条
  • [41] Low-Temperature Microwave Annealing for Tunnel Field-Effect Transistor
    Jhan, Yi-Ruei
    Wu, Yung-Chun
    Wang, Yu-Long
    Lee, Yao-Jen
    Hung, Min-Feng
    Lin, Hsin-Yi
    Chen, Yu-Hsiang
    Yeh, Mu-Shih
    IEEE ELECTRON DEVICE LETTERS, 2015, 36 (02) : 105 - 107
  • [42] Construction and Evaluation of Photovoltaic Power Generation and Power Storage System using SiC Field-Effect Transistor Inverter
    Oku, Takeo
    Matsumoto, Taisuke
    Hiramatsu, Koichi
    Yasuda, Masashi
    Ohishi, Yuya
    Shimono, Akio
    Takeda, Yoshikazu
    Murozono, Mikio
    IRAGO CONFERENCE 2015: 360 DEGREE OUTLOOK ON CRITICAL SCIENTIFIC AND TECHNOLOGICAL CHALLENGES FOR A SUSTAINABLE SOCIETY, 2016, 1709
  • [43] Dielectric Engineered Tunnel Field-Effect Transistor
    Ilatikhameneh, Hesameddin
    Ameen, Tarek A.
    Klimeck, Gerhard
    Appenzeller, Joerg
    Rahman, Rajib
    IEEE ELECTRON DEVICE LETTERS, 2015, 36 (10) : 1097 - 1100
  • [44] Planar graphene tunnel field-effect transistor
    Katkov, V. L.
    Osipov, V. A.
    APPLIED PHYSICS LETTERS, 2014, 104 (05)
  • [45] Tunnel Field-Effect Transistor With Segmented Channel
    Park, Jaesoo
    Shin, Changhwan
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2019, 7 (01) : 621 - 625
  • [46] Analytical Model for a Tunnel Field-Effect Transistor
    Vandenberghe, William G.
    Verhulst, Anne S.
    Groeseneken, Guido
    Soree, Bart
    Magnus, Wim
    2008 IEEE MEDITERRANEAN ELECTROTECHNICAL CONFERENCE, VOLS 1 AND 2, 2008, : 902 - 907
  • [47] Low-power ternary content-addressable memory design based on a voltage self-controlled fin field-effect transistor segment
    Chang, Yen-Jen
    Tsai, Kun-Lin
    Cheng, Yu-Cheng
    Lu, Meng-Rong
    COMPUTERS & ELECTRICAL ENGINEERING, 2020, 81
  • [48] Leakage-Reduction Design Concepts for Low-Power Vertical Tunneling Field-Effect Transistors
    Agarwal, Samarth
    Klimeck, Gerhard
    Luisier, Mathieu
    IEEE ELECTRON DEVICE LETTERS, 2010, 31 (06) : 621 - 623
  • [49] Performance enhancement of vertical tunnel field-effect transistor with SiGe in the δp+ layer
    Bhuwalka, K.K., 1600, Japan Society of Applied Physics (43):
  • [50] Electrically doped dynamically configurable field-effect transistor for low-power and high-performance applications
    Lahgere, A.
    Sahu, C.
    Singh, J.
    ELECTRONICS LETTERS, 2015, 51 (16) : 1284 - 1285