Low-power ternary inverter using vertical tunnel field-effect transistor with pocket

被引:0
|
作者
Karmakar, Priyanka [1 ]
Sahu, P. K. [1 ]
机构
[1] Natl Inst Technol, Dept Elect Engn, Rourkela 769008, Odisha, India
关键词
Band to band tunneling (BTBT); vertical tunnel FET; ternary inverter (T-Inverter); ternary CMOS (T-CMOS); ternary VTC (T-VTC); LOGIC; CMOS; FET; DESIGN;
D O I
10.1080/00207217.2024.2408784
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a vertical tunnel FET with pocket (VP-TFET)-based standard ternary inverter (T-inverter) model for low-power applications. Using TCAD Sentaurus tool and mixed-mode simulations, it is verified that the device can exhibit T-inverter voltage transfer characteristics (VTCs) with three steady output voltage levels when the doping length and concentration of the pocket are optimized The device's T-inverter characteristics are achieved by employing channel-channel and source-channel tunnelling mechanisms. Current matching is crucial for n-/p-type devices to produce a steady third output voltage state. The proposed ternary inverter's static noise margin (SNM) and static and dynamic power dissipations are computed to be 220 mV, 4.8 x 10-12 W, and 4 x 10-12 W, respectively, which assures better noise immunity and low power consumption compared to other models.
引用
收藏
页数:20
相关论文
共 50 条
  • [21] Effect of Pocket Doping and Annealing Schemes on the Source-Pocket Tunnel Field-Effect Transistor
    Jhaveri, Ritesh
    Nagavarapu, Venkatagirish
    Woo, Jason C. S.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (01) : 80 - 86
  • [22] Demonstration of a Frequency Doubler Using a Tunnel Field-Effect Transistor with Dual Pocket Doping
    Kim, Jang Hyun
    Kim, Hyunwoo
    ELECTRONICS, 2023, 12 (24)
  • [23] A low-power dynamic ternary full adder using carbon nanotube field-effect transistors
    Sardroudi, Farzin Mahboob
    Habibi, Mehdi
    Moaiyeri, Mohammad Hossein
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2021, 131
  • [24] Enhancement of the DC performance of a PNPN hetero-dielectric BOX tunnel field-effect transistor for low-power applications
    Aslam, Mohd.
    Korram, Girjesh
    Sharma, Dheeraj
    Yadav, Shivendra
    Sharma, Neeraj
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (01) : 271 - 276
  • [25] Enhancement of the DC performance of a PNPN hetero-dielectric BOX tunnel field-effect transistor for low-power applications
    Mohd. Aslam
    Girjesh Korram
    Dheeraj Sharma
    Shivendra Yadav
    Neeraj Sharma
    Journal of Computational Electronics, 2020, 19 : 271 - 276
  • [26] Workfunction Engineering of A Pocket Tunnel Field-Effect Transistor with A Dual Material Gate
    Ju Chan Lee
    Tae Jun Ahn
    Yun Seop Yu
    Journal of the Korean Physical Society, 2018, 73 : 308 - 313
  • [27] Workfunction Engineering of A Pocket Tunnel Field-Effect Transistor with A Dual Material Gate
    Lee, Ju Chan
    Ahn, Tae Jun
    Yu, Yun Seop
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2018, 73 (03) : 308 - 313
  • [28] A High-Performance Source-Pocket Tunnel Field-Effect Transistor
    Xu, Gaobo
    Yin, Huaxiang
    Xu, Qiuxia
    Tao, Guilong
    Wu, Zhenhua
    Bo, Jianhui
    Bi, Jinshun
    Li, Yongliang
    Zhou, Huajie
    Shang, Haiping
    Liu, Jinbiao
    Li, Junjie
    Xiong, Wenjuan
    Li, Junfeng
    Zhu, Huilong
    Zhao, Chao
    Wang, Wenwu
    2019 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2019,
  • [29] Tunnel Field-Effect Transistors for Future Low-Power Nano-Electronics
    Verhulst, A. S.
    Vandenberghe, W. G.
    Leonelli, D.
    Rooyackers, R.
    Vandooren, A.
    De Gendt, S.
    Heyns, M. M.
    Groeseneken, G.
    ULSI PROCESS INTEGRATION 6, 2009, 25 (07): : 455 - 462
  • [30] Vertical tunnel field-effect transistor with bandgap modulation and workfunction engineering
    Bhuwalka, KK
    Schulze, J
    Eisele, I
    ESSDERC 2004: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2004, : 241 - 244