Low-power ternary inverter using vertical tunnel field-effect transistor with pocket

被引:0
|
作者
Karmakar, Priyanka [1 ]
Sahu, P. K. [1 ]
机构
[1] Natl Inst Technol, Dept Elect Engn, Rourkela 769008, Odisha, India
关键词
Band to band tunneling (BTBT); vertical tunnel FET; ternary inverter (T-Inverter); ternary CMOS (T-CMOS); ternary VTC (T-VTC); LOGIC; CMOS; FET; DESIGN;
D O I
10.1080/00207217.2024.2408784
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a vertical tunnel FET with pocket (VP-TFET)-based standard ternary inverter (T-inverter) model for low-power applications. Using TCAD Sentaurus tool and mixed-mode simulations, it is verified that the device can exhibit T-inverter voltage transfer characteristics (VTCs) with three steady output voltage levels when the doping length and concentration of the pocket are optimized The device's T-inverter characteristics are achieved by employing channel-channel and source-channel tunnelling mechanisms. Current matching is crucial for n-/p-type devices to produce a steady third output voltage state. The proposed ternary inverter's static noise margin (SNM) and static and dynamic power dissipations are computed to be 220 mV, 4.8 x 10-12 W, and 4 x 10-12 W, respectively, which assures better noise immunity and low power consumption compared to other models.
引用
收藏
页数:20
相关论文
共 50 条
  • [1] Low-Power Vertical Tunnel Field-Effect Transistor Ternary Inverter
    Kim, Hyun Woo
    Kwon, Daewoong
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2021, 9 : 286 - 294
  • [2] Implementing a Ternary Inverter Using Dual-Pocket Tunnel Field-Effect Transistors
    Gupta, Abhinav
    Saurabh, Sneh
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (10) : 5305 - 5310
  • [3] Heterogate junctionless tunnel field-effect transistor: future of low-power devices
    Shiromani Balmukund Rahi
    Pranav Asthana
    Shoubhik Gupta
    Journal of Computational Electronics, 2017, 16 : 30 - 38
  • [4] Heterogate junctionless tunnel field-effect transistor: future of low-power devices
    Rahi, Shiromani Balmukund
    Asthana, Pranav
    Gupta, Shoubhik
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (01) : 30 - 38
  • [5] Vertical tunnel field-effect transistor
    Bhuwalka, KK
    Sedlmaier, S
    Ludsteck, AK
    Tolksdorf, A
    Schulze, J
    Eisele, I
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (02) : 279 - 282
  • [6] F-Shaped Tunnel Field-Effect Transistor (TFET) for the Low-Power Application
    Yun, Seunghyun
    Oh, Jeongmin
    Kang, Seokjung
    Kim, Yoon
    Kim, Jang Hyun
    Kim, Garam
    Kim, Sangwan
    MICROMACHINES, 2019, 10 (11)
  • [7] Performance Assessment of Electrostatically Doped Dual Pocket Vertical Tunnel Field-Effect Transistor
    Bhattacharyya, Amit
    Paul, Shaonli
    Debnath, Papiya
    De, Debashis
    Chanda, Manash
    MICRO AND NANOELECTRONICS DEVICES, CIRCUITS AND SYSTEMS, 2023, 904 : 227 - 238
  • [8] Demonstration of Tunneling Field-Effect Transistor Ternary Inverter
    Kim, Hyun Woo
    Kim, Sihyun
    Lee, Kitae
    Lee, Junil
    Park, Byung-Gook
    Kwon, Daewoong
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (10) : 4541 - 4544
  • [9] Thickness-controlled black phosphorus tunnel field-effect transistor for low-power switches
    Seungho Kim
    Gyuho Myeong
    Wongil Shin
    Hongsik Lim
    Boram Kim
    Taehyeok Jin
    Sungjin Chang
    Kenji Watanabe
    Takashi Taniguchi
    Sungjae Cho
    Nature Nanotechnology, 2020, 15 : 203 - 206
  • [10] Heterojunction tunnel field-effect transistor suitable for high-speed low-power applications
    Kumar, Chinnala Pavan
    Sivani, K.
    APPLIED NANOSCIENCE, 2022, 13 (3) : 2481 - 2488