Design and Analysis of an Area and Power Efficient Programmable Delay Cell

被引:0
|
作者
Chakraborty, Kuntal [1 ]
Pandey, Jai Gopal [2 ]
Mondal, Abir J. [1 ]
机构
[1] NIT Arunachal Pradesh, Elect & Commun Engn, Jote, India
[2] CSIR CEERI, Integrated Circuits & Syst Grp, Pilani, Rajasthan, India
关键词
programmable delay; delay chain; multiplexer; channel length modulation coefficient; ELEMENT;
D O I
10.1109/VLSID60093.2024.00010
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This work presents a programmable delay cell in 90- nm CMOS technology and 1.1 V supply voltage Vdd. The delay cell provides the variable delay option with eight different modes M0-M7 and maintaining a stable output. Neglecting bond pad and die decoupling capacitor, the structure occupies 0.009 mm(2). The proposed delay cell consumes only 0.671 mu W at MO and 3.88 mu W at M7. Besides, for NN process the delay corresponding to the modes ranges between 0.69 - 5.54 mu s at 1.1 V and 27 degrees C. The results of Monte Carlo study show that power and delay changes minimally for MO and are equal for M7 to that obtained at NN.
引用
收藏
页码:31 / 36
页数:6
相关论文
共 50 条
  • [21] Low Power, Area Efficient FinFET Circuit Design
    Wang, Michael C.
    WCECS 2009: WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, VOLS I AND II, 2009, : 164 - 168
  • [22] ASIC design of power and area efficient programmable FIR filter using optimized Urdhva-Tiryagbhyam Multiplier for impedance cardiography
    Janwadkar, Sudhanshu
    Dhavse, Rasika
    MICROPROCESSORS AND MICROSYSTEMS, 2024, 107
  • [23] Design of Area and Power Efficient Complex Number Multiplier
    Premananda, B. S.
    Pai, Samarth S.
    Shashank, B.
    Bhat, Shashank S.
    2014 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT, 2014,
  • [24] AN EFFICIENT DESIGN AND COMPARATIVE ANALYSIS OF LOW POWER MEMORY CELL STRUCTURES
    Gavaskar, K.
    Ragupathy, U. S.
    2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [25] Area and Power Efficient Layout Design of Schmitt Trigger
    Raza, Ghulam Ahmad
    Mehra, Rajesh
    2015 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND CONTROL (IC4), 2015,
  • [26] Power Optimized Digitally Programmable Delay Element
    Kobenge, Sekedi Bomeh
    Yang, Huazhong
    ROCOM'09: PROCEEDINGS OF THE 9TH WSEAS INTERNATIONAL CONFERENCE ON ROBOTICS, CONTROL AND MANUFACTURING TECHNOLOGY: ADVANCED ROBOTICS, CONTROL AND ADVANCED MANUFACTURING SYSTEMS, 2009, : 21 - 24
  • [27] Area and delay efficient GDI based accuracy configurable adder design
    Sakthivel, B.
    Padma, A.
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 73
  • [28] Rounding Technique Analysis for Power-Area & Energy Efficient Approximate Multiplier Design
    Lohray, Priyanka
    Gali, Satwik
    Rangisetti, Srirathan
    Nikoubin, Tooraj
    2019 IEEE 9TH ANNUAL COMPUTING AND COMMUNICATION WORKSHOP AND CONFERENCE (CCWC), 2019, : 420 - 425
  • [29] GasStation: Power and Area Efficient Buffering for Multiple Power Domain Design
    Lu, Chien-Pang
    Jiang, Iris Hui-Ru
    Hsu, Chin-Hsiung
    2015 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2015, : 861 - 866
  • [30] Area efficient fully programmable baseband processors
    Nilsson, Anders
    Liu, Dake
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION - PROCEEDINGS, 2007, 4599 : 333 - +