Design and Analysis of an Area and Power Efficient Programmable Delay Cell

被引:0
|
作者
Chakraborty, Kuntal [1 ]
Pandey, Jai Gopal [2 ]
Mondal, Abir J. [1 ]
机构
[1] NIT Arunachal Pradesh, Elect & Commun Engn, Jote, India
[2] CSIR CEERI, Integrated Circuits & Syst Grp, Pilani, Rajasthan, India
关键词
programmable delay; delay chain; multiplexer; channel length modulation coefficient; ELEMENT;
D O I
10.1109/VLSID60093.2024.00010
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This work presents a programmable delay cell in 90- nm CMOS technology and 1.1 V supply voltage Vdd. The delay cell provides the variable delay option with eight different modes M0-M7 and maintaining a stable output. Neglecting bond pad and die decoupling capacitor, the structure occupies 0.009 mm(2). The proposed delay cell consumes only 0.671 mu W at MO and 3.88 mu W at M7. Besides, for NN process the delay corresponding to the modes ranges between 0.69 - 5.54 mu s at 1.1 V and 27 degrees C. The results of Monte Carlo study show that power and delay changes minimally for MO and are equal for M7 to that obtained at NN.
引用
收藏
页码:31 / 36
页数:6
相关论文
共 50 条
  • [1] Efficient CAM cell design for low power and low delay
    Satti, V. V. Satyanarayana
    Sriadibhatla, Sridevi
    2017 INTERNATIONAL CONFERENCE ON MICROELECTRONIC DEVICES, CIRCUITS AND SYSTEMS (ICMDCS), 2017,
  • [2] A digitally programmable delay element: Design and analysis
    Maymandi-Nejad, M
    Sachdev, M
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (05) : 871 - 878
  • [3] A Power Efficient Digitally Programmable Delay Element for Low Power VLSI Applications
    Kobenge, Sekedi Bomeh
    Yang, Huazhong
    2009 1ST ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2009, : 83 - 87
  • [4] Design of Area-Power-Delay Efficient Square Root Carry Select Adder
    Kamble, Chetan
    Siddharth, R. K.
    Patidar, Shivnarayan
    Vasantha, M. H.
    Kumar, Nithin Y. B.
    2018 IEEE 4TH INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2018), 2018, : 80 - 85
  • [5] Design and Analysis of Area and Power Efficient Approximate Booth Multipliers
    Venkatachalam, Suganthi
    Adams, Elizabeth
    Lee, Hyuk Jae
    Ko, Seok-Bum
    IEEE TRANSACTIONS ON COMPUTERS, 2019, 68 (11) : 1697 - 1703
  • [6] Power and area efficient squarer design
    Cho, Kyung-Ju
    Kim, Yong-Eun
    Chung, Jin-Gyun
    2006 FORTIETH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-5, 2006, : 1721 - +
  • [7] Design of Area-Delay Efficient Parallel Adder
    Ganesh, K. V.
    Rao, V. Malleswara
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND APPLICATIONS, 2017, 467 : 341 - 349
  • [8] Low power, area efficient programmable filter and variable rate decimator
    Grayver, E
    Daneshrad, B
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 341 - 344
  • [9] Design and analysis of a modified digitally controlled programmable delay element
    Zhang, Yanlong
    Wen, Zhiping
    Yu, Lixin
    IMECS 2007: INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, VOLS I AND II, 2007, : 355 - +
  • [10] Design of Power and Area Efficient Approximate Multipliers
    Venkatachalam, Suganthi
    Ko, Seok-Bum
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (05) : 1782 - 1786