CMOS Scaling for the 5 nm Node and Beyond: Device, Process and Technology

被引:23
|
作者
Radamson, Henry H. [1 ]
Miao, Yuanhao [1 ]
Zhou, Ziwei [1 ]
Wu, Zhenhua [2 ]
Kong, Zhenzhen [2 ]
Gao, Jianfeng [2 ]
Yang, Hong [2 ]
Ren, Yuhui [1 ]
Zhang, Yongkui [2 ]
Shi, Jiangliu [3 ]
Xiang, Jinjuan [3 ]
Cui, Hushan [4 ]
Lu, Bin [5 ]
Li, Junjie [2 ]
Liu, Jinbiao [2 ]
Lin, Hongxiao [1 ]
Xu, Haoqing [6 ]
Li, Mengfan [2 ,6 ]
Cao, Jiaji [1 ]
He, Chuangqi [1 ]
Duan, Xiangyan [1 ]
Zhao, Xuewei [2 ,6 ]
Su, Jiale [2 ]
Du, Yong [2 ]
Yu, Jiahan [2 ]
Wu, Yuanyuan [1 ]
Jiang, Miao [3 ]
Liang, Di [3 ]
Li, Ben [1 ]
Dong, Yan [2 ]
Wang, Guilei [3 ,7 ]
机构
[1] Guangdong Greater Bay Area Inst Integrated Circuit, Res & Dev Ctr Optoelect Hybrid IC, Guangzhou 510535, Peoples R China
[2] Chinese Acad Sci, Key Lab Microelect Devices & Integrated Technol, Inst Microelect, Beijing 100029, Peoples R China
[3] Beijing Superstring Acad Memory Technol, Beijing 100176, Peoples R China
[4] Jiangsu Leuven Instruments Co Ltd, Xuzhou 221300, Peoples R China
[5] Shanxi Normal Univ, Sch Phys & Informat Engn, Linfen 041004, Peoples R China
[6] Univ Chinese Acad Sci, Inst Microelect, Beijing 100049, Peoples R China
[7] Univ Sci & Technol China, Hefei Natl Lab, Hefei 230088, Peoples R China
基金
中国国家自然科学基金;
关键词
CMOS; process integration; nanoscale transistors; FDSOI; GAA; TFET; SELECTIVE EPITAXIAL-GROWTH; FIELD-EFFECT-TRANSISTORS; ULTRA-THIN-BODY; DEEP-NEURAL-NETWORK; GATE-FILLING METAL; X-RAY-DIFFRACTION; UTBB FD-SOI; HIGH-K; ION-IMPLANTATION; STRAIN RELAXATION;
D O I
10.3390/nano14100837
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
After more than five decades, Moore's Law for transistors is approaching the end of the international technology roadmap of semiconductors (ITRS). The fate of complementary metal oxide semiconductor (CMOS) architecture has become increasingly unknown. In this era, 3D transistors in the form of gate-all-around (GAA) transistors are being considered as an excellent solution to scaling down beyond the 5 nm technology node, which solves the difficulties of carrier transport in the channel region which are mainly rooted in short channel effects (SCEs). In parallel to Moore, during the last two decades, transistors with a fully depleted SOI (FDSOI) design have also been processed for low-power electronics. Among all the possible designs, there are also tunneling field-effect transistors (TFETs), which offer very low power consumption and decent electrical characteristics. This review article presents new transistor designs, along with the integration of electronics and photonics, simulation methods, and continuation of CMOS process technology to the 5 nm technology node and beyond. The content highlights the innovative methods, challenges, and difficulties in device processing and design, as well as how to apply suitable metrology techniques as a tool to find out the imperfections and lattice distortions, strain status, and composition in the device structures.
引用
收藏
页数:66
相关论文
共 50 条
  • [41] Circuit and Process Co-Design with Vertical Gate-All-Around Nanowire FET Technology to Extend CMOS Scaling for 5nm and Beyond Technologies
    Bao, T. Huynh
    Yakimets, D.
    Ryckaert, J.
    Ciofi, I.
    Baert, R.
    Veloso, A.
    Boemmels, J.
    Collaert, N.
    Roussel, P.
    Demuynck, S.
    Raghavan, P.
    Mercha, A.
    Tokei, Z.
    Verkest, D.
    Thean, A. V-Y.
    Wambacq, P.
    PROCEEDINGS OF THE 2014 44TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC 2014), 2014, : 102 - 105
  • [42] Self-Aligned Gate Contact (SAGC) for CMOS technology scaling beyond 7nm
    Xie, Ruilong
    Park, Chanro
    Conti, Richard
    Robison, Robert
    Zhou, Huimei
    Saraf, Isha
    Carr, Adra
    Fan, Susan Su Chen
    Ryan, Kevin
    Belyansky, Michael
    Pancharatnam, Shanti
    Young, Albert
    Wang, Junli
    Greene, Andrew
    Cheng, Kangguo
    Li, Juntao
    Conte, Richard
    Tang, Hao
    Choi, Kisik
    Amanapu, Hari
    Peethala, Brown
    Muthinti, Raja
    Raymond, Mark
    Prindle, Christopher
    Liang, Yong
    Tsai, Stan
    Kamineni, Vimal
    Labonte, Andre
    Cave, Nigel
    Gupta, Dinesh
    Basker, Veeraraghavan
    Loubet, Nicolas
    Guo, Dechao
    Haran, Bala
    Knorr, Andreas
    Bu, Huiming
    2019 SYMPOSIUM ON VLSI TECHNOLOGY, 2019, : T148 - T149
  • [43] CMOS technology scaling, 0.1 mu m and beyond
    Davari, B
    IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 555 - 558
  • [44] Scaling Challenges of MOSFET for 32nm Node and Beyond
    Nara, Yasuo
    PROCEEDINGS OF TECHNICAL PROGRAM: 2009 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS, 2009, : 72 - 73
  • [45] Issues on Interfacial Oxide Layer (IL) in EOT Scaling of High-k/Metal Gate CMOS for 22nm Technology Node and Beyond
    Park, C. S.
    Kirsch, P. D.
    PHYSICS AND TECHNOLOGY OF HIGH-K MATERIALS 8, 2010, 33 (03): : 45 - 52
  • [46] Scaling beyond the 65 nm node with FinFET-DGCMOS
    Nowak, EJ
    Ludwig, T
    Aller, I
    Kedzierski, J
    Ieong, M
    Rainey, B
    Breitwisch, M
    Gernhoefer, V
    Keinert, J
    Fried, DM
    PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 339 - 342
  • [47] Advanced CMOS device technologies for 45 nm node and below
    Veloso, A.
    Hoffmann, T.
    Lauwers, A.
    Yu, H.
    Severi, S.
    Augendre, E.
    Kubicek, S.
    Verheyen, P.
    Collaert, N.
    Absil, P.
    Jurczak, M.
    Biesemans, S.
    SCIENCE AND TECHNOLOGY OF ADVANCED MATERIALS, 2007, 8 (03) : 214 - 218
  • [48] Impact of interconnects enhancement on SRAM design beyond 5nm technology node
    Gupta, Mohit Kumar
    Weckx, Pieter
    Komalan, Manu Perumkunnil
    Ryckaert, Julien
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [49] Photomask technology for 32nm node and beyond
    Hikichi, Ryugo
    Ishii, Hiroyuki
    Migita, Hidekazu
    Kakehi, Noriko
    Shimizu, Mochihiro
    Takamizawa, Hideyoshi
    Nagano, Tsugumi
    Hashimoto, Masahiro
    Iwashita, Hiroyuki
    Suzuki, Toshiyuki
    Hosoya, Morio
    Ohkubo, Yasushi
    Ushida, Masao
    Mitsui, Hideaki
    PHOTOMASK AND NEXT-GENERATION LITHOGRAPHY MASK TECHNOLOGY XV, PTS 1 AND 2, 2008, 7028
  • [50] Copper Interconnect Technology for the 32 nm Node and Beyond
    Gambino, Jeff
    Chen, Fen
    He, John
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 141 - 148