CMOS Scaling for the 5 nm Node and Beyond: Device, Process and Technology

被引:23
|
作者
Radamson, Henry H. [1 ]
Miao, Yuanhao [1 ]
Zhou, Ziwei [1 ]
Wu, Zhenhua [2 ]
Kong, Zhenzhen [2 ]
Gao, Jianfeng [2 ]
Yang, Hong [2 ]
Ren, Yuhui [1 ]
Zhang, Yongkui [2 ]
Shi, Jiangliu [3 ]
Xiang, Jinjuan [3 ]
Cui, Hushan [4 ]
Lu, Bin [5 ]
Li, Junjie [2 ]
Liu, Jinbiao [2 ]
Lin, Hongxiao [1 ]
Xu, Haoqing [6 ]
Li, Mengfan [2 ,6 ]
Cao, Jiaji [1 ]
He, Chuangqi [1 ]
Duan, Xiangyan [1 ]
Zhao, Xuewei [2 ,6 ]
Su, Jiale [2 ]
Du, Yong [2 ]
Yu, Jiahan [2 ]
Wu, Yuanyuan [1 ]
Jiang, Miao [3 ]
Liang, Di [3 ]
Li, Ben [1 ]
Dong, Yan [2 ]
Wang, Guilei [3 ,7 ]
机构
[1] Guangdong Greater Bay Area Inst Integrated Circuit, Res & Dev Ctr Optoelect Hybrid IC, Guangzhou 510535, Peoples R China
[2] Chinese Acad Sci, Key Lab Microelect Devices & Integrated Technol, Inst Microelect, Beijing 100029, Peoples R China
[3] Beijing Superstring Acad Memory Technol, Beijing 100176, Peoples R China
[4] Jiangsu Leuven Instruments Co Ltd, Xuzhou 221300, Peoples R China
[5] Shanxi Normal Univ, Sch Phys & Informat Engn, Linfen 041004, Peoples R China
[6] Univ Chinese Acad Sci, Inst Microelect, Beijing 100049, Peoples R China
[7] Univ Sci & Technol China, Hefei Natl Lab, Hefei 230088, Peoples R China
基金
中国国家自然科学基金;
关键词
CMOS; process integration; nanoscale transistors; FDSOI; GAA; TFET; SELECTIVE EPITAXIAL-GROWTH; FIELD-EFFECT-TRANSISTORS; ULTRA-THIN-BODY; DEEP-NEURAL-NETWORK; GATE-FILLING METAL; X-RAY-DIFFRACTION; UTBB FD-SOI; HIGH-K; ION-IMPLANTATION; STRAIN RELAXATION;
D O I
10.3390/nano14100837
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
After more than five decades, Moore's Law for transistors is approaching the end of the international technology roadmap of semiconductors (ITRS). The fate of complementary metal oxide semiconductor (CMOS) architecture has become increasingly unknown. In this era, 3D transistors in the form of gate-all-around (GAA) transistors are being considered as an excellent solution to scaling down beyond the 5 nm technology node, which solves the difficulties of carrier transport in the channel region which are mainly rooted in short channel effects (SCEs). In parallel to Moore, during the last two decades, transistors with a fully depleted SOI (FDSOI) design have also been processed for low-power electronics. Among all the possible designs, there are also tunneling field-effect transistors (TFETs), which offer very low power consumption and decent electrical characteristics. This review article presents new transistor designs, along with the integration of electronics and photonics, simulation methods, and continuation of CMOS process technology to the 5 nm technology node and beyond. The content highlights the innovative methods, challenges, and difficulties in device processing and design, as well as how to apply suitable metrology techniques as a tool to find out the imperfections and lattice distortions, strain status, and composition in the device structures.
引用
收藏
页数:66
相关论文
共 50 条
  • [21] Comprehensive study on layout dependence of soft errors in CMOS latch circuits and its scaling trend for 65 nm technology node and beyond
    Fukui, H
    Hamaguchi, M
    Yoshimura, H
    Oyamatsu, H
    Matsuoka, F
    Noguchi, T
    Hirao, T
    Abe, H
    Onoda, S
    Yamakawa, T
    Wakasa, T
    Kamiya, T
    2005 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2005, : 222 - 223
  • [22] Enabling Sub-5nm CMOS Technology Scaling Thinner and Taller!
    Ryckaert, J.
    Na, M. H.
    Weckx, P.
    Jang, D.
    Schuddinck, P.
    Chehab, B.
    Patli, S.
    Sarkar, S.
    Zografos, O.
    Baert, R.
    Verkest, D.
    2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2019,
  • [23] On the Vertically Stacked Gate-All-Around Nanosheet and Nanowire Transistor Scaling beyond the 5 nm Technology Node
    Wong, Hei
    Kakushima, Kuniyuki
    NANOMATERIALS, 2022, 12 (10)
  • [24] High performance 30nm bulk CMOS for 65nm technology node(CMOS5)
    Morifuji, E
    Kanda, M
    Yanagiya, N
    Matsuda, S
    Inaba, S
    Okano, K
    Takahashi, K
    Nishigori, M
    Tsuno, H
    Yamamoto, T
    Hiyama, K
    Takayanagi, M
    Oyamatsu, H
    Yamada, S
    Noguchi, T
    Kakumu, M
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 655 - 658
  • [25] CMOS scaling beyond the 100-nm node with silicon-dioxide-based gate dielectrics
    Wu, E.Y. (eywu@us.ibm.com), 1600, IBM Corporation (46): : 2 - 3
  • [26] CMOS scaling beyond the 100-nm node with silicon-dioxide-based gate dielectrics
    Wu, EY
    Nowak, EJ
    Vayshenker, A
    Lai, WL
    Harmon, DL
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2002, 46 (2-3) : 287 - 298
  • [27] Challenges and Solutions of Extremely Thin SOI (ETSOI) for CMOS Scaling to 22nm Node and Beyond
    Cheng, Kangguo
    Khakifirooz, Ali
    Kulkarni, Pranita
    Edge, Lisa F.
    Reznicek, Alexander
    Adam, Thomas
    He, Hong
    Seo, Soon-cheon
    Kanakasabapathy, Sivananda
    Schmitz, Stefan
    Holmes, Steven
    Johnson, Richard
    Zhu, Yu
    Demarest, James
    Sadana, Devendra
    Bu, Huiming
    Doris, Bruce
    Shahidi, Ghavam
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2010 (CSTIC 2010), 2010, 27 (01): : 951 - 957
  • [28] Technology and device scaling considerations for CMOS imagers
    IBM Thomas J. Watson Research Cent, Yorktown Heights, United States
    IEEE Trans Electron Devices, 12 (2131-2142):
  • [29] Technology and device scaling considerations for CMOS imagers
    Wong, HS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1996, 43 (12) : 2131 - 2142
  • [30] Challenges of 22 nm and beyond CMOS technology
    HUANG Ru1
    2 Semiconductor Manufacturing International Corporation (SMIC)
    Science China(Information Sciences), 2009, (09) : 1491 - 1533