CMOS Scaling for the 5 nm Node and Beyond: Device, Process and Technology

被引:23
|
作者
Radamson, Henry H. [1 ]
Miao, Yuanhao [1 ]
Zhou, Ziwei [1 ]
Wu, Zhenhua [2 ]
Kong, Zhenzhen [2 ]
Gao, Jianfeng [2 ]
Yang, Hong [2 ]
Ren, Yuhui [1 ]
Zhang, Yongkui [2 ]
Shi, Jiangliu [3 ]
Xiang, Jinjuan [3 ]
Cui, Hushan [4 ]
Lu, Bin [5 ]
Li, Junjie [2 ]
Liu, Jinbiao [2 ]
Lin, Hongxiao [1 ]
Xu, Haoqing [6 ]
Li, Mengfan [2 ,6 ]
Cao, Jiaji [1 ]
He, Chuangqi [1 ]
Duan, Xiangyan [1 ]
Zhao, Xuewei [2 ,6 ]
Su, Jiale [2 ]
Du, Yong [2 ]
Yu, Jiahan [2 ]
Wu, Yuanyuan [1 ]
Jiang, Miao [3 ]
Liang, Di [3 ]
Li, Ben [1 ]
Dong, Yan [2 ]
Wang, Guilei [3 ,7 ]
机构
[1] Guangdong Greater Bay Area Inst Integrated Circuit, Res & Dev Ctr Optoelect Hybrid IC, Guangzhou 510535, Peoples R China
[2] Chinese Acad Sci, Key Lab Microelect Devices & Integrated Technol, Inst Microelect, Beijing 100029, Peoples R China
[3] Beijing Superstring Acad Memory Technol, Beijing 100176, Peoples R China
[4] Jiangsu Leuven Instruments Co Ltd, Xuzhou 221300, Peoples R China
[5] Shanxi Normal Univ, Sch Phys & Informat Engn, Linfen 041004, Peoples R China
[6] Univ Chinese Acad Sci, Inst Microelect, Beijing 100049, Peoples R China
[7] Univ Sci & Technol China, Hefei Natl Lab, Hefei 230088, Peoples R China
基金
中国国家自然科学基金;
关键词
CMOS; process integration; nanoscale transistors; FDSOI; GAA; TFET; SELECTIVE EPITAXIAL-GROWTH; FIELD-EFFECT-TRANSISTORS; ULTRA-THIN-BODY; DEEP-NEURAL-NETWORK; GATE-FILLING METAL; X-RAY-DIFFRACTION; UTBB FD-SOI; HIGH-K; ION-IMPLANTATION; STRAIN RELAXATION;
D O I
10.3390/nano14100837
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
After more than five decades, Moore's Law for transistors is approaching the end of the international technology roadmap of semiconductors (ITRS). The fate of complementary metal oxide semiconductor (CMOS) architecture has become increasingly unknown. In this era, 3D transistors in the form of gate-all-around (GAA) transistors are being considered as an excellent solution to scaling down beyond the 5 nm technology node, which solves the difficulties of carrier transport in the channel region which are mainly rooted in short channel effects (SCEs). In parallel to Moore, during the last two decades, transistors with a fully depleted SOI (FDSOI) design have also been processed for low-power electronics. Among all the possible designs, there are also tunneling field-effect transistors (TFETs), which offer very low power consumption and decent electrical characteristics. This review article presents new transistor designs, along with the integration of electronics and photonics, simulation methods, and continuation of CMOS process technology to the 5 nm technology node and beyond. The content highlights the innovative methods, challenges, and difficulties in device processing and design, as well as how to apply suitable metrology techniques as a tool to find out the imperfections and lattice distortions, strain status, and composition in the device structures.
引用
收藏
页数:66
相关论文
共 50 条
  • [31] Challenges of 22 nm and beyond CMOS technology
    Huang Ru
    Wu HanMing
    Kang JinFeng
    Xiao DeYuan
    Shi XueLong
    An Xia
    Tian Yu
    Wang RunSheng
    Zhang LiangLiang
    Zhang Xing
    Wang YangYuan
    SCIENCE IN CHINA SERIES F-INFORMATION SCIENCES, 2009, 52 (09): : 1491 - 1533
  • [32] Comparative Analysis of Semiconductor Device Architectures for 5-nm Node and Beyond
    Feng, Peijie
    Song, Seung-Chul
    Nallapati, Giri
    Zhu, John
    Bao, Jerry
    Moroz, Victor
    Choi, Munkang
    Lin, Xi-Wei
    Lu, Qiang
    Colombeau, Benjamin
    Breil, Nicolas
    Chudzik, Michael
    Chidambaram, Chidi
    IEEE ELECTRON DEVICE LETTERS, 2017, 38 (12) : 1657 - 1660
  • [33] Evolution of CMOS technology at 32 nm and beyond
    Shahidi, Ghavam G.
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 413 - 416
  • [34] Challenges of 22 nm and beyond CMOS technology
    HUANG Ru WU HanMing KANG JinFeng XIAO DeYuan SHI XueLong AN Xia TIAN Yu WANG RunSheng ZHANG LiangLiang ZHANG Xing WANG YangYuan Department of Microelectronics Peking University Beijing China Semiconductor Manufacturing International Corporation SMIC Beijing China
    ScienceinChina(SeriesF:InformationSciences), 2009, 52 (09) : 1491 - 1533
  • [35] Challenges of 22 nm and beyond CMOS technology
    Ru Huang
    HanMing Wu
    JinFeng Kang
    DeYuan Xiao
    XueLong Shi
    Xia An
    Yu Tian
    RunSheng Wang
    LiangLiang Zhang
    Xing Zhang
    YangYuan Wang
    Science in China Series F: Information Sciences, 2009, 52 : 1491 - 1533
  • [36] FinFET SRAM Process Technology for hp32 nm node and beyond
    Yagishita, Atsushi
    2007 IEEE International Conference on Integrated Circuit Design and Technology, Proceedings, 2007, : 59 - 62
  • [37] Opportunities and challenges of FinFET as a device structure candidate for 14nm node CMOS Technology
    Yamashita, T.
    Basker, V. S.
    Standaert, T.
    Yeh, C-C
    Faltermeier, J.
    Yamamoto, T.
    Lin, C-H
    Bryant, A.
    Maitra, K.
    Kulkarni, P.
    Kanakasabapathy, S.
    Sunamura, H.
    Wang, J.
    Jagannathan, H.
    Inada, A.
    Cho, J.
    Miller, R.
    Doris, B.
    Paruchuri, V.
    Bu, H.
    Khare, M.
    O'Neill, James
    Leobandung, E.
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 81 - 86
  • [38] CMOS Scaling Beyond 32nm: Challenges and Opportunities
    Kuhn, Kelin J.
    DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, : 310 - +
  • [39] Enabling CMOS Scaling Towards 3nm and Beyond
    Mocuta, A.
    Weckx, P.
    Demuynck, S.
    Radisic, D.
    Oniki, Y.
    Ryckaert, J.
    2018 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2018, : 147 - 148
  • [40] Enabling CD SEM Metrology for 5nm Technology Node and Beyond
    Lorusso, Gian Francesco
    Ohashi, Takeyoshi
    Yamaguchi, Astuko
    Inoue, Osamu
    Sutani, Takumichi
    Horiguchi, Naoto
    Bommels, Jurgen
    Wilson, Christopher J.
    Briggs, Basoene
    Tan, Chi Lim
    Raymaekers, Tom
    Delhougne, Romain
    Van den Bosch, Geert
    Di Piazza, Luca
    Kar, Gouri Sankar
    Furnemont, Arnaud
    Fantini, Andrea
    Donadio, Gabriele Luca
    Souriau, Laurent
    Crotti, Davide
    Yasin, Farrukh
    Appeltans, Raf
    Rao, Siddharth
    De Simone, Danilo
    Delgadillo, Paulina Rincon
    Leray, Philippe
    Charley, Anne-Laure
    Zhou, Daisy
    Veloso, Anabela
    Collaert, Nadine
    Hasumi, Kazuhisa
    Koshihara, Shunsuke
    Ikota, Masami
    Okagawa, Yutaka
    Ishimoto, Toru
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXXI, 2017, 10145