Design of a Low-Power Cryptographic Accelerator Under Advanced Encryption Standard

被引:0
|
作者
Wang, Peipei [1 ]
Guan, Wu [1 ]
Liang, Liping [1 ]
机构
[1] Beijing Univ Posts & Telecommun, Sch Integrated Circuits, Beijing 100876, Peoples R China
基金
中国国家自然科学基金;
关键词
Low power; low storage; information security; advanced encryption standard (AES); integrated circuits synthesis;
D O I
10.1142/S0218126624503055
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Advanced Encryption Standard (AES) has been a prevalent cryptographic structure in the world. Existing AES-related cryptographic accelerators generally face the problem of high power consumption. To deal with this challenge, this paper presents a cryptographic structure that employs iterative reuse to decrease resource utilization. Through the efficient use of delay-line RAM, the implementation of long-length key storage results in a reduction in the utilization of registers. The computational complexity of AES cryptographic algorithm is reduced by using homomorphic mapping to the inversion operation in S-box from the Galois Fields GF(2(8)) to GF[(2(4))(2)]. Such proposed AES cryptographic accelerator is characterized by its low resource utilization and low power consumption. In addition, we have also conducted some simulation analysis to evaluate its performance. The synthesis result indicates that the AES cryptographic accelerator exhibits a 0.74% reduction in utilization of LUT and a 35% decrease in power consumption, as compared to the original version. The proposed AES cryptographic accelerator results in an area of 0.101mm(2), a throughput of 12.28Gbps, and a power consumption of 2.56mW in TSMC 90nm.
引用
收藏
页数:19
相关论文
共 50 条
  • [41] Design of a Low-Power Phase Interpolator For Multi-Standard Transceiver PHYs
    Stefanou, Athanasios
    Bochoridis, Emmanouil
    2019 8TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2019,
  • [42] A LOW-POWER DESIGN OF QUANTIZATION FOR H.264 VIDEO CODING STANDARD
    Michael, Michael N.
    Hsu, Kenneth W.
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 201 - +
  • [44] DESIGN AND IMPLEMENTATION OF LOW POWER ADVANCED ENCRYPTION STANDARD S-BOX USING PASS TRANSISTOR XOR-AND LOGIC
    Christy, M. Anitha
    Priya, S. Sridevi Sathya
    Mangai, N. M. Siva
    Karthigaikumar, P.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [45] SD-IES: An Advanced Image Encryption Standard Application of Different Cryptographic Modules in a New Image Encryption System
    Dey, Somdip
    Ayyar, Sriram S.
    Subin, S. B.
    Asis, P. K. Abdul
    7TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO 2013), 2013, : 285 - 289
  • [46] Design of Low-Power and Low-Phase Noise VCO in Standard 0.13 μm CMOS
    Mohamed, Sherif A.
    Manoli, Yiannos
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 750 - 753
  • [47] Software Optimization of Advanced Encryption Standard for Ultra-Low-Power MSP430
    Fujdiak, Radek
    Mlynek, Petr
    Misurec, Jiri
    Slacik, Janko
    SOFTWARE ENGINEERING TRENDS AND TECHNIQUES IN INTELLIGENT SYSTEMS, CSOC2017, VOL 3, 2017, 575 : 469 - 478
  • [48] A low-power reduced-area ROM architecture for cryptographic algorithms
    Hileeto, M
    Simmons, SJ
    2000 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, CONFERENCE PROCEEDINGS, VOLS 1 AND 2: NAVIGATING TO A NEW ERA, 2000, : 16 - 20
  • [49] Cryptographic Random Number Generators for Low-Power Distributed Measurement System
    Czernik, Pawel
    Olszyna, Jakub
    PHOTONICS APPLICATIONS IN ASTRONOMY, COMMUNICATIONS, INDUSTRY, AND HIGH-ENERGY PHYSICS EXPERIMENTS 2009, 2009, 7502
  • [50] Energy-Performance Design Exploration of a Low-Power Microprogrammed Deep-Learning Accelerator
    Santoro, Giulia
    Casu, Mario R.
    Peluso, Valentino
    Calimera, Andrea
    Alioto, Massimo
    PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 1151 - 1154