Reducing the power consumption of two-dimensional logic transistors

被引:0
|
作者
Weisheng Li
Hongkai Ning
Zhihao Yu
Yi Shi
Xinran Wang
机构
[1] NationalLaboratoryofSolidStateMicrostructures,SchoolofElectronicScienceandEngineeringandCollaborativeInnovationCenterofAdvancedMicrostructures,NanjingUniversity
关键词
D O I
暂无
中图分类号
TN386 [场效应器件];
学科分类号
摘要
The growing demand for high-performance logic transistors has driven the exponential rise in chip integration, while the transistors have been rapidly scaling down to sub-10 nm. The increasing leakage current and subthreshold slope(SS) induced by short channel effect(SCE) result in extra heat dissipation during device operation. The performance of electronic devices based on two-dimensional(2D) semiconductors such as the transition metal dichalcogenides(TMDC) can significantly reduce power consumption, benefiting from atomically thin thickness. Here, we discuss the progress of dielectric integration of 2D metal–oxide–semiconductor field effect transistors(MOSFETs) and 2D negative capacitance field effect transistors(NCFETs), outlining their potential in low-power applications as a technological option beyond scaled logic switches. Above all, we show our perspective at 2D low-power logic transistors, including the ultra-thin equivalent oxide thickness(EOT), reducing density of interface trap, reliability, operation speed etc. of 2D MOSFETs and NCFETs.
引用
收藏
页码:29 / 34
页数:6
相关论文
共 50 条
  • [31] On the expressive power of first-order modal logic with two-dimensional operators
    Kocurek, Alexander W.
    SYNTHESE, 2018, 195 (10) : 4373 - 4417
  • [32] Generation and recombination in two-dimensional bipolar transistors
    Behnaz Gharekhanlou
    Sina Khorasani
    Applied Physics A, 2014, 115 : 737 - 740
  • [33] Enhancing the electrical stability of two-dimensional transistors
    Nature Electronics, 2022, 5 : 329 - 330
  • [34] Seebeck effects in two-dimensional spin transistors
    Alomar, M. I.
    Serra, Llorenc
    Sanchez, David
    PHYSICAL REVIEW B, 2015, 91 (07)
  • [35] Two-dimensional transistors beyond graphene and TMDCs
    Liu, Yuan
    Duan, Xidong
    Huang, Yu
    Duan, Xiangfeng
    CHEMICAL SOCIETY REVIEWS, 2018, 47 (16) : 6388 - 6409
  • [36] Vertical transistors based on two-dimensional semiconductors
    Le, Zhikai
    Liu, Xiao
    Li, Yunxin
    Liu, Liting
    Liu, Yuan
    CHINESE SCIENCE BULLETIN-CHINESE, 2023, 68 (22): : 2901 - 2910
  • [37] Interface engineering for two-dimensional semiconductor transistors
    Jiang, Bei
    Yang, Zhenyu
    Liu, Xingqiang
    Liu, Yuan
    Liao, Lei
    NANO TODAY, 2019, 25 : 122 - 134
  • [38] Enhancing the electrical stability of two-dimensional transistors
    Knobloch, Theresia
    Grasser, Tibor
    NATURE ELECTRONICS, 2022, 5 (06) : 329 - 330
  • [39] Dielectric Engineered Two-Dimensional Neuromorphic Transistors
    Du Xiang
    Liu, Tao
    Zhang, Xumeng
    Zhou, Peng
    Chen, Wei
    NANO LETTERS, 2021, 21 (08) : 3557 - 3565
  • [40] Generation and recombination in two-dimensional bipolar transistors
    Gharekhanlou, Behnaz
    Khorasani, Sina
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2014, 115 (03): : 737 - 740