Optimized design and performance analysis of novel comparator and full adder in nanoscale

被引:32
|
作者
Abdullah-Al-Shafi, Md. [1 ]
Bahar, Ali Newaz [2 ]
机构
[1] Univ Dhaka, IIT, Dhaka, Bangladesh
[2] Mawlana Bhashani Sci & Technol Univ, Dept Informat & Commun Technol, Tangail, Bangladesh
来源
COGENT ENGINEERING | 2016年 / 3卷 / 01期
关键词
quantum cellular automata; comparator; binary full adder; power consumption;
D O I
10.1080/23311916.2016.1237864
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In a vastly rapid progress of very large scale integration (VLSI) archetype, it is the requirement of moment to attain a consistent model with swifter functioning speed and low power utilization. Quantum-dot Cellular Automata (QCA) is an inimitable transistorless computation approach that is based on semiconductor substantial and a substitute for customary CMOS and VLSI archetype at nanoscale point which comprises a better switching frequency, enhanced scale integration and small extent. In the design of digital logic, a comparator is the essential forming component which implements the resemblance of two numbers and a binary full adder is a major entity in digital logic systems. This paper deals with an expanded layout of reversible 1-bit comparator and proficient full adder without wire-crossing in QCA. The proposed layouts are significantly declined in terms of area and cell complexity, assessed to other layouts and clock cycle is retained at least. Quantum costs of the proposed circuits are estimated and compared, that shows the proposed QCA layouts have lesser quantum cost equated to regular designs and the energy depletion by the circuits endorses the view of QCA nano-circuit attending as a substitute level for the completion of reversible computing. Under thermal unpredictability, the constancy of the proposed designs is evaluated which show the operating efficacy of the designs. The simulation outcomes in QCADesigner tool approve that the presented designs performs properly and can be operated as an extreme performing design in QCA technology.
引用
收藏
页数:14
相关论文
共 50 条
  • [21] Design and performance analysis of a novel nanoscale associative memory
    Davis, BA
    Principe, JC
    Fortes, JAB
    2004 4TH IEEE CONFERENCE ON NANOTECHNOLOGY, 2004, : 314 - 316
  • [22] Design & Analysis of Novel Comparator without biasing for high performance application
    Naidu, P. V. Satya Challayya
    Agarwal, Neeru
    Agarwal, Neeraj
    2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2016,
  • [23] Shannon Logic Based Novel QCA Full Adder Design with Energy Dissipation Analysis
    Kandasamy, Nehru
    Ahmad, Firdous
    Telagam, Nagarjuna
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2018, 57 (12) : 3702 - 3715
  • [24] Shannon Logic Based Novel QCA Full Adder Design with Energy Dissipation Analysis
    Nehru Kandasamy
    Firdous Ahmad
    Nagarjuna Telagam
    International Journal of Theoretical Physics, 2018, 57 : 3702 - 3715
  • [25] Performance Analysis of 1-Bit Full Adder using Different Design Techniques
    Sreelatha, P.
    Lakshmi, P. Koti
    Rao, Rameshwar
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 2262 - 2266
  • [26] Design of Fast and Efficient 1-bit Full Adder and its Performance Analysis
    Shinde, Kunjan D.
    Nidagundi, Jayashree C.
    2014 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2014, : 1275 - 1279
  • [27] Design of novel full adder based on resonant tunneling diode
    Yao, Maoqun
    Yang, Kai
    Jia, Zhongyun
    PROCEEDINGS OF THE 2015 2ND INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER ENGINEERING AND ELECTRONICS (ICECEE 2015), 2015, 24 : 735 - 740
  • [28] High-performance full adder design based on SRPL
    Han J.-L.
    Zhang Y.-J.
    Wen L.
    Zhang H.-H.
    Gongcheng Kexue Xuebao/Chinese Journal of Engineering, 2020, 42 (08): : 1065 - 1073
  • [29] Design of Quantum Full Adder
    Chang L.
    Zhu Y.-X.
    Jiang H.
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2019, 47 (09): : 1863 - 1867
  • [30] A novel CMOS full adder
    Navi, Keivan
    Kavehie, Omid
    Rouholamini, Mahnoush
    Sahafi, Amir
    Mehrabi, Shima
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 303 - +