Optimized design and performance analysis of novel comparator and full adder in nanoscale

被引:32
|
作者
Abdullah-Al-Shafi, Md. [1 ]
Bahar, Ali Newaz [2 ]
机构
[1] Univ Dhaka, IIT, Dhaka, Bangladesh
[2] Mawlana Bhashani Sci & Technol Univ, Dept Informat & Commun Technol, Tangail, Bangladesh
来源
COGENT ENGINEERING | 2016年 / 3卷 / 01期
关键词
quantum cellular automata; comparator; binary full adder; power consumption;
D O I
10.1080/23311916.2016.1237864
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In a vastly rapid progress of very large scale integration (VLSI) archetype, it is the requirement of moment to attain a consistent model with swifter functioning speed and low power utilization. Quantum-dot Cellular Automata (QCA) is an inimitable transistorless computation approach that is based on semiconductor substantial and a substitute for customary CMOS and VLSI archetype at nanoscale point which comprises a better switching frequency, enhanced scale integration and small extent. In the design of digital logic, a comparator is the essential forming component which implements the resemblance of two numbers and a binary full adder is a major entity in digital logic systems. This paper deals with an expanded layout of reversible 1-bit comparator and proficient full adder without wire-crossing in QCA. The proposed layouts are significantly declined in terms of area and cell complexity, assessed to other layouts and clock cycle is retained at least. Quantum costs of the proposed circuits are estimated and compared, that shows the proposed QCA layouts have lesser quantum cost equated to regular designs and the energy depletion by the circuits endorses the view of QCA nano-circuit attending as a substitute level for the completion of reversible computing. Under thermal unpredictability, the constancy of the proposed designs is evaluated which show the operating efficacy of the designs. The simulation outcomes in QCADesigner tool approve that the presented designs performs properly and can be operated as an extreme performing design in QCA technology.
引用
收藏
页数:14
相关论文
共 50 条
  • [41] Design of high-performance low-power full adder
    Nehru, K.
    Shanmugam, A.
    INTERNATIONAL JOURNAL OF COMPUTER APPLICATIONS IN TECHNOLOGY, 2014, 49 (02) : 134 - 140
  • [42] New Performance/Power/Area Efficient, Reliable Full Adder Design
    Purohit, Sohan
    Margala, Martin
    Lanuzza, Marco
    Corsonello, Pasquale
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 493 - 498
  • [43] A Novel High-Performance Hybrid Full Adder for VLSI Circuits
    Thiruvengadam Rajagopal
    Arvind Chakrapani
    Circuits, Systems, and Signal Processing, 2021, 40 : 5718 - 5732
  • [44] A Novel High-Performance Hybrid Full Adder for VLSI Circuits
    Rajagopal, Thiruvengadam
    Chakrapani, Arvind
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (11) : 5718 - 5732
  • [45] Performance Analysis of Full Adder based on Domino Logic Technique
    Kukreti, Kamlesh
    Kumar, Prashant
    Barthwal, Shivangi
    Juyal, Amit
    Joshi, Alankrita
    PROCEEDINGS OF THE 6TH INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT 2021), 2021, : 312 - 316
  • [46] Performance analysis of a low power high speed full adder
    Bajpai, Paro
    Mittal, Priyanka
    Rana, Amita
    Aneja, Bhupesh
    2017 2ND INTERNATIONAL CONFERENCE ON TELECOMMUNICATION AND NETWORKS (TEL-NET), 2017, : 291 - 295
  • [47] Performance Analysis for Different Data-Rates of Proposed All-Optical Half-Adder and Full-Adder Design
    Verma, Deepika
    Ramachandran, Manohari
    Prince, Shanthi
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 114 - 118
  • [48] REVIEW OF FULL ADDER PERFORMANCE ANALYSIS USING KOGGE STONE ADDER AND MAGNETIC TUNNEL JUNCTION
    James, Reshma Mary
    Ravindran, Ajith
    2018 4TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2018, : 84 - 90
  • [49] A NEW DESIGN OF THE CMOS FULL ADDER
    ZHUANG, N
    WU, HM
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (05) : 840 - 844
  • [50] Optimized Fault-Tolerant Adder Design Using Error Analysis
    Kumar, Sakali Raghavendra
    Balasubramanian, P.
    Reddy, Ramesh
    Veeramachaneni, Sreehari
    Mahammad, Noor Sk
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (06)